ISP1507CBS-T NXP Semiconductors, ISP1507CBS-T Datasheet - Page 8

no-image

ISP1507CBS-T

Manufacturer Part Number
ISP1507CBS-T
Description
RF Transceiver USB 2.0 ULPI TRNSCVR
Manufacturer
NXP Semiconductors
Datasheet

Specifications of ISP1507CBS-T

Number Of Transceivers
1
Esd Protection
YeskV
Power Supply Requirement
Single
Operating Supply Voltage (typ)
3.3V
Operating Temperature Classification
Industrial
Operating Supply Voltage (max)
3.6V
Operating Supply Voltage (min)
3V
Dual Supply Voltage (typ)
Not RequiredV
Dual Supply Voltage (max)
Not RequiredV
Dual Supply Voltage (min)
Not RequiredV
Mounting
Surface Mount
Operating Temperature (max)
85C
Operating Temperature (min)
-40C
Lead Free Status / RoHS Status
Compliant
Other names
ISP1507CBS,518
NXP Semiconductors
7. Functional description
ISP1507C_ISP1507D_1
Product data sheet
7.1 ULPI controller
7.2 USB serializer and deserializer
7.3 Hi-Speed USB (USB 2.0) ATX
The ISP1507 provides a 12-pin interface that is compliant with UTMI+ Low Pin Interface
(ULPI) Specification Rev. 1.1 . This interface must be connected to the USB link.
The ULPI controller provides the following functions:
For more information on the ULPI protocol, see
The USB data serializer prepares data to transmit on the USB bus. To transmit data, the
USB link sends a transmit command and data on the ULPI bus. The serializer performs
parallel-to-serial conversion, bit stuffing and NRZI encoding. For packets with a PID, the
serializer adds a SYNC pattern to the start of the packet, and an EOP pattern to the end
of the packet. When the serializer is busy and cannot accept any more data, the ULPI
controller deasserts NXT.
The USB data deserializer decodes data received from the USB bus. When data is
received, the deserializer strips the SYNC and EOP patterns, and then performs
serial-to-parallel conversion, NRZI decoding and discarding of stuff bits on the data
payload. The ULPI controller sends data to the USB link by asserting DIR, and then
asserting NXT whenever a byte is ready. The deserializer also detects various receive
errors, including bit stuff errors, elasticity buffer underrun or overrun, and byte-alignment
errors.
The Hi-Speed USB ATX block is an analog front-end containing the circuitry needed to
transmit, receive and terminate the USB bus in high-speed, full-speed and low-speed, for
USB peripheral, host and OTG implementations. The following circuitry is included:
ULPI compliant and register set
Allows full control over the USB peripheral, host and SRP functionality
Parses the USB transmit and receive data
Prioritizes the USB receive data, USB transmit data, interrupts and register operations
Low-power mode
External V
V
6-pin serial mode and 3-pin serial mode
Generates RXCMDs; status updates
Maskable interrupts
Differential drivers to transmit data at high-speed, full-speed and low-speed
Differential and single-ended receivers to receive data at high-speed, full-speed and
low-speed
Squelch circuit to detect high-speed bus activity
BUS
monitoring, charging and discharging
BUS
source control
Rev. 01 — 28 May 2008
ULPI HS USB host and peripheral transceiver
ISP1507C; ISP1507D
Section
9.
© NXP B.V. 2008. All rights reserved.
7 of 74

Related parts for ISP1507CBS-T