MC9S08QD2CSC Freescale, MC9S08QD2CSC Datasheet - Page 70

MC9S08QD2CSC

Manufacturer Part Number
MC9S08QD2CSC
Description
Manufacturer
Freescale
Datasheet

Specifications of MC9S08QD2CSC

Cpu Family
HCS08
Device Core Size
8b
Frequency (max)
8MHz
Total Internal Ram Size
128Byte
# I/os (max)
4
Number Of Timers - General Purpose
3
Operating Supply Voltage (typ)
3.3/5V
Operating Supply Voltage (max)
5.5V
Operating Supply Voltage (min)
2.7V
On-chip Adc
4-chx10-bit
Instruction Set Architecture
CISC
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
8
Package Type
SOIC N
Program Memory Type
Flash
Program Memory Size
2KB
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC9S08QD2CSC
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
MC9S08QD2CSCR
Manufacturer:
FREESCALE
Quantity:
310
Part Number:
MC9S08QD2CSCR
0
1
2
Chapter 6 Parallel Input/Output Control
6.4.1.2
6.4.2
The pins associated with port A are controlled by the registers in this section. These registers control the
pin pullup, slew rate and drive strength of the Port A pins independent of the parallel I/O register.
70
PTADD[5:0]
PTAD[5:0]
PTADD5 has no effect on the input-only PTA5 pin. Read this bit is always equal to zero.
PTADD4 has no effect on the output-only PTA4 pin.
Reset:
Field
Field
5:0
5:0
W
R
Port A Control Registers
Port A Data Register Bits — For port A pins that are inputs, reads return the logic level on the pin. For port A
pins that are configured as outputs, reads return the last value written to this register.
Writes are latched into all bits of this register. For port A pins that are configured as outputs, the logic level is
driven out the corresponding MCU pin.
Reset forces PTAD to all 0s, but these 0s are not driven out the corresponding pins because reset also configures
all port pins as high-impedance inputs with pullups disabled.
Data Direction for Port A Bits — These read/write bits control the direction of port A pins and what is read for
PTAD reads.
0 Input (output driver disabled) and reads return the pin value.
1 Output driver enabled for port A bit n and PTAD reads return the contents of PTADn.
Port A Data Direction (PTADD)
0
7
0
0
0
6
Figure 6-3. Port A Data Direction Register (PTADD)
Table 6-2. PTADD Register Field Descriptions
Table 6-1. PTAD Register Field Descriptions
MC9S08QD4 Series MCU Data Sheet, Rev. 6
PTADD5
0
5
1
PTADD4
0
4
Description
Description
2
PTADD3
3
0
PTADD2
0
2
PTADD1
Freescale Semiconductor
0
1
PTADD0
0
0

Related parts for MC9S08QD2CSC