LCMXO256C-3MN100I Lattice, LCMXO256C-3MN100I Datasheet - Page 10

no-image

LCMXO256C-3MN100I

Manufacturer Part Number
LCMXO256C-3MN100I
Description
IC PLD 256LUTS 78I/O 100CSBGA
Manufacturer
Lattice
Datasheet

Specifications of LCMXO256C-3MN100I

Programmable Type
*
Number Of Macrocells
*
Voltage - Input
*
Speed
*
Mounting Type
*
Package / Case
*
Package
100CSBGA
Family Name
MachXO
Number Of Macro Cells
128
Maximum Propagation Delay Time
4.9 ns
Number Of User I/os
78
Typical Operating Supply Voltage
1.8|2.5|3.3 V
Memory Type
SRAM
Operating Temperature
-40 to 100 °C
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
220-1049

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LCMXO256C-3MN100I
Manufacturer:
Maxim
Quantity:
3 120
Part Number:
LCMXO256C-3MN100I
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
Lattice Semiconductor
The ispLEVER design tool takes the output of the synthesis tool and places and routes the design. Generally, the
place and route tool is completely automatic, although an interactive routing editor is available to optimize the
design.
Clock/Control Distribution Network
The MachXO family of devices provides global signals that are available to all PFUs. These signals consist of four
primary clocks and four secondary clocks. Primary clock signals are generated from four 16:1 muxes as shown in
Figure 2-7 and Figure 2-8. The available clock sources for the MachXO256 and MachXO640 devices are four dual
function clock pins and 12 internal routing signals. The available clock sources for the MachXO1200 and
MachXO2280 devices are four dual function clock pins, up to nine internal routing signals and up to six PLL out-
puts.
Figure 2-7. Primary Clocks for MachXO256 and MachXO640 Devices
Routing
12
Clock
Pads
4
2-7
16:1
16:1
16:1
16:1
Primary Clock 0
Primary Clock 1
Primary Clock 2
Primary Clock 3
MachXO Family Data Sheet
Architecture

Related parts for LCMXO256C-3MN100I