LCMXO256C-3MN100I Lattice, LCMXO256C-3MN100I Datasheet - Page 3

no-image

LCMXO256C-3MN100I

Manufacturer Part Number
LCMXO256C-3MN100I
Description
IC PLD 256LUTS 78I/O 100CSBGA
Manufacturer
Lattice
Datasheet

Specifications of LCMXO256C-3MN100I

Programmable Type
*
Number Of Macrocells
*
Voltage - Input
*
Speed
*
Mounting Type
*
Package / Case
*
Package
100CSBGA
Family Name
MachXO
Number Of Macro Cells
128
Maximum Propagation Delay Time
4.9 ns
Number Of User I/os
78
Typical Operating Supply Voltage
1.8|2.5|3.3 V
Memory Type
SRAM
Operating Temperature
-40 to 100 °C
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
220-1049

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LCMXO256C-3MN100I
Manufacturer:
Maxim
Quantity:
3 120
Part Number:
LCMXO256C-3MN100I
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
Introduction
Lattice Semiconductor
MachXO Family Data Sheet
The devices use look-up tables (LUTs) and embedded block memories traditionally associated with FPGAs for flex-
ible and efficient logic implementation. Through non-volatile technology, the devices provide the single-chip, high-
security, instant-on capabilities traditionally associated with CPLDs. Finally, advanced process technology and
careful design will provide the high pin-to-pin performance also associated with CPLDs.
®
The ispLEVER
design tools from Lattice allow complex designs to be efficiently implemented using the MachXO
family of devices. Popular logic synthesis tools provide synthesis library support for MachXO. The ispLEVER tools
use the synthesis tool output along with the constraints from its floor planning tools to place and route the design in
the MachXO device. The ispLEVER tool extracts the timing from the routing and back-annotates it into the design
for timing verification.
1-2

Related parts for LCMXO256C-3MN100I