MAX1168BCEG+ Maxim Integrated Products, MAX1168BCEG+ Datasheet - Page 19

IC ADC 16BIT 200KSPS 24-QSOP

MAX1168BCEG+

Manufacturer Part Number
MAX1168BCEG+
Description
IC ADC 16BIT 200KSPS 24-QSOP
Manufacturer
Maxim Integrated Products
Datasheet

Specifications of MAX1168BCEG+

Number Of Bits
16
Sampling Rate (per Second)
200k
Data Interface
MICROWIRE™, QSPI™, Serial, SPI™
Number Of Converters
1
Power Dissipation (max)
762mW
Voltage Supply Source
Analog and Digital
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
24-QSOP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Figure 13. SPI Internal Clock Mode,16-Bit Data-Transfer Mode, Conversion Timing (MAX1168 Only)
Figure 14. SPI Internal Clock Mode, 8-Bit Data-Transfer Mode, Scan Mode for Two Conversions, Conversion Timing
signal to restart the external clock (SCLK). To read the
entire conversion result, 16 SCLK cycles are needed.
Extra clock pulses, occurring after the conversion result
has been clocked out and prior to the rising edge of
CS, cause the conversion result to be shifted out again.
The MAX1167/MAX1168 internal clock 8-bit-wide data-
transfer mode requires 24 external clock cycles and 25
internal clock cycles for completion.
Force CS high after the conversion result is read. For
maximum throughput, force CS low again to initiate the
next conversion immediately after the specified mini-
mum time (t
conversion immediately aborts the conversion and
places the MAX1167/MAX1168 in shutdown.
INTERNAL
INTERNAL
Multichannel, 16-Bit, 200ksps Analog-to-Digital
STATE
DOUT
STATE
SCLK
DOUT
SCLK
ADC
EOC
CLK
ADC
DIN
EOC
CLK
CS
DIN
CS
X = DON
DSPR = DSEL = DV
MSB
X = DON
DSPR = DV
1
CSW
1
DATA
,
CONFIGURATION
T CARE
CONFIGURATION
). Forcing CS high in the middle of a
,
T CARE
______________________________________________________________________________________
DD
, DSEL = GND (MAX1168 ONLY)
8
DD
9
X X X X X X X X
16
LSB
1
8
2
2
t
ACQ
t
ACQ
6
13
t
CONV
24
t
CONV
26
Scan mode allows multiple channels to be scanned
consecutively or one channel to be scanned eight
times. Scan mode can only be enabled when using the
MAX1167/MAX1168 in the internal clock mode. Enable
scanning by setting bits 4 and 3 in the command/con-
figuration/control register (see Tables 3 and 4). In scan
mode, conversion results are stored in memory until the
completion of the last conversion in the sequence.
Upon completion of the last conversion in the
sequence, EOC transitions from high to low to indicate
the end of the conversion and shuts down the internal
oscillator. Use the EOC high-to-low transition as the sig-
nal to restart the external clock (SCLK). DOUT provides
the conversion results in the same order as the channel
conversion process. The MSB of the first conversion is
available at DOUT on the falling edge of EOC (Figure 14).
32
t
ACQ
MSB
17
30
POWER-DOWN
t
CONV
48
MSB
24
9
Converters
POWER-DOWN
LSB
LSB
32
40
X
X
19

Related parts for MAX1168BCEG+