EPM9320LC84-15 Altera, EPM9320LC84-15 Datasheet - Page 26

IC MAX 9000 CPLD 320 84-PLCC

EPM9320LC84-15

Manufacturer Part Number
EPM9320LC84-15
Description
IC MAX 9000 CPLD 320 84-PLCC
Manufacturer
Altera
Series
MAX® 9000r
Datasheet

Specifications of EPM9320LC84-15

Programmable Type
In System Programmable
Delay Time Tpd(1) Max
15.0ns
Voltage Supply - Internal
4.75 V ~ 5.25 V
Number Of Logic Elements/blocks
20
Number Of Macrocells
320
Number Of Gates
6000
Number Of I /o
60
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
84-PLCC
Voltage
3.3V/5V
Memory Type
EEPROM
Number Of Logic Elements/cells
20
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Features
-
Other names
544-2362-5

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EPM9320LC84-15
Manufacturer:
ALTERA
Quantity:
1 560
Part Number:
EPM9320LC84-15
Manufacturer:
ALTERA20
Quantity:
51
Part Number:
EPM9320LC84-15
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EPM9320LC84-15
Manufacturer:
ALTERA
0
Part Number:
EPM9320LC84-15 PLCC-84
Manufacturer:
ALTERA
0
Part Number:
EPM9320LC84-15 PLCC-84
Manufacturer:
ALTERA
0
Part Number:
EPM9320LC84-15N
Manufacturer:
ALTERA
Quantity:
4
Part Number:
EPM9320LC84-15N
Manufacturer:
ALTERA
Quantity:
1 125
MAX 9000 Programmable Logic Device Family Data Sheet
26
Programmable
Speed/Power
Control
Design Security
Generic Testing
MAX 9000 devices offer a power-saving mode that supports low-power
operation across user-defined signal paths or the entire device. Because
most logic applications require only a small fraction of all gates to operate
at maximum frequency, this feature allows total power dissipation to be
reduced by 50% or more.
The designer can program each individual macrocell in a MAX 9000
device for either high-speed (i.e., with the Turbo Bit
low-power (i.e., with the Turbo Bit option turned off) operation. As a
result, speed-critical paths in the design can run at high speed, while
remaining paths operate at reduced power. Macrocells that run at low
power incur a nominal timing delay adder (t
delay (t
All MAX 9000 EPLDs contain a programmable security bit that controls
access to the data programmed into the device. When this bit is
programmed, a proprietary design implemented in the device cannot be
copied or retrieved. This feature provides a high level of design security,
because programmed data within EEPROM cells is invisible. The security
bit that controls this function, as well as all other programmed data, is
reset only when the device is erased.
MAX 9000 EPLDs are fully functionally tested. Complete testing of each
programmable EEPROM bit and all logic functionality ensures 100%
programming yield. AC test measurements are taken under conditions
equivalent to those shown in
erased during the early stages of the production flow.
Figure 12. MAX 9000 AC Test Conditions
Power supply transients can affect AC
measurements. Simultaneous transitions of
multiple outputs should be avoided for
accurate measurement. Threshold tests
must not be performed under AC
conditions. Large-amplitude, fast ground-
current transients normally occur as the
device outputs discharge the load
capacitances. When these transients flow
through the parasitic inductance between
the device ground pin and the test system
ground, significant reductions in
observable noise immunity can result.
Numbers in parentheses are for 3.3-V
outputs. Numbers without parentheses are
for 5.0-V devices or outputs.
LOCAL
).
Figure
12. Test patterns can be used and then
Device
Output
Device input
rise and fall
times < 3 ns
(8.06 K )
250
(703 )
464
LPA
) for the LAB local array
option turned on) or
Altera Corporation
C1 (includes
JIG capacitance)
VCC
To Test
System

Related parts for EPM9320LC84-15