EP2S60F484I4N Altera, EP2S60F484I4N Datasheet - Page 147

IC STRATIX II FPGA 60K 484-FBGA

EP2S60F484I4N

Manufacturer Part Number
EP2S60F484I4N
Description
IC STRATIX II FPGA 60K 484-FBGA
Manufacturer
Altera
Series
Stratix® IIr
Datasheet

Specifications of EP2S60F484I4N

Number Of Logic Elements/cells
60440
Number Of Labs/clbs
3022
Total Ram Bits
2544192
Number Of I /o
334
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
484-FBGA
Family Name
Stratix II
Number Of Logic Blocks/elements
60440
# I/os (max)
334
Frequency (max)
711.24MHz
Process Technology
90nm (CMOS)
Operating Supply Voltage (typ)
1.2V
Logic Cells
60440
Ram Bits
2544192
Operating Supply Voltage (min)
1.15V
Operating Supply Voltage (max)
1.25V
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
484
Package Type
FC-FBGA
For Use With
544-1700 - DSP KIT W/STRATIX II EP2S60N544-1697 - NIOS II KIT W/STRATIX II EP2S60N
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Compliant
Other names
544-1910
EP2S60F484I4N

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP2S60F484I4N
Manufacturer:
NANYA
Quantity:
30
Part Number:
EP2S60F484I4N
Manufacturer:
ALTERA
Quantity:
238
Part Number:
EP2S60F484I4N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2S60F484I4N
Manufacturer:
ALTERA
0
Part Number:
EP2S60F484I4N
Manufacturer:
ALTERA
Quantity:
200
Part Number:
EP2S60F484I4N
Manufacturer:
ALTERA
Quantity:
20 000
Part Number:
EP2S60F484I4N
0
Altera Corporation
April 2011
Note to
(1)
V
V
V
V
V
V
V
V
V
V
V
(DC)
V
V
(AC)
V
ΔV
V
(AC)
Symbol
Symbol
Table 5–17. SSTL-18 Class II Specifications
Table 5–18. SSTL-18 Class I & II Differential Specifications
CCIO
REF
TT
IH
IL
IH
IL
OH
OL
CCIO
SWING
X
SWING
ISO
OX
ISO
(AC) AC differential input cross
(DC) Low-level DC input voltage
(AC) Low-level AC input voltage
(DC) High-level DC input voltage
(AC) High-level AC input voltage
This specification is supported across all the programmable drive settings available for this I/O standard as shown
in the Stratix II Architecture chapter in volume 1 of the Stratix II Device Handbook.
Table
Output supply voltage
DC differential input voltage
point voltage
AC differential input voltage
Input clock signal offset
voltage
Input clock signal offset
voltage variation
AC differential cross point
voltage
Output supply voltage
Reference voltage
Termination voltage
High-level output voltage
Low-level output voltage
5–17:
Parameter
Parameter
Conditions
I
I
OH
OL
= 13.4 mA
= –13.4 mA
Conditions
(V
(V
(1)
CCIO
CCIO
(1)
Minimum
/2) – 0.175
/2) – 0.125
1.71
0.25
0.5
V
V
V
V
Minimum
REF
CCIO
REF
REF
0.855
1.71
+ 0.125
– 0.04
+ 0.25
– 0.28
Stratix II Device Handbook, Volume 1
0.5 × V
Typical
±200
1.80
DC & Switching Characteristics
CCIO
Typical
0.900
V
1.80
REF
(V
(V
CCIO
CCIO
Maximum
V
V
V
Maximum
/2) + 0.175
/2) + 0.125
REF
1.89
REF
REF
0.945
1.89
0.28
– 0.125
+ 0.04
– 0.25
5–11
Unit
Unit
mV
V
V
V
V
V
V
V
V
V
V
V
V
V
V
V

Related parts for EP2S60F484I4N