EP4SE530H40C3 Altera, EP4SE530H40C3 Datasheet - Page 736

no-image

EP4SE530H40C3

Manufacturer Part Number
EP4SE530H40C3
Description
IC STRATIX IV FPGA 530K 1517HBGA
Manufacturer
Altera
Series
STRATIX® IV Er

Specifications of EP4SE530H40C3

Number Of Logic Elements/cells
531200
Number Of Labs/clbs
21248
Total Ram Bits
27376
Number Of I /o
976
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1517-HBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SE530H40C3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40C3
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40C3ES
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40C3ES
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40C3ES
Manufacturer:
ALTERA
Quantity:
20 000
Part Number:
EP4SE530H40C3N
Manufacturer:
ALTERA
Quantity:
784
Part Number:
EP4SE530H40C3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40C3NES
Manufacturer:
ALTERA
Quantity:
20 000
2–64
Stratix IV Device Handbook Volume 2: Transceivers
1
Non-Bonded Channel Configuration Without Rate Matcher
In non-bonded channel configuration without rate matcher, the Quartus II software
cannot determine if the incoming serial data in all channels have a 0 PPM frequency
difference. The Quartus II software automatically drives the read port of the receiver
phase compensation FIFO in each channel with the recovered clock driven on the
rx_clkout port of that channel. Use the rx_clkout signal from each channel to latch
its receiver data and status signals in the FPGA fabric.
This configuration uses one FPGA global, regional clock, or both, resource per
channel for the rx_clkout signal.
Chapter 2: Transceiver Clocking in Stratix IV Devices
FPGA Fabric-Transceiver Interface Clocking
February 2011 Altera Corporation

Related parts for EP4SE530H40C3