XC3SD3400A-5FG676C Xilinx Inc, XC3SD3400A-5FG676C Datasheet - Page 7

SPARTAN-3ADSP FPGA 3400K 676FBGA

XC3SD3400A-5FG676C

Manufacturer Part Number
XC3SD3400A-5FG676C
Description
SPARTAN-3ADSP FPGA 3400K 676FBGA
Manufacturer
Xilinx Inc
Series
Spartan™-3A DSPr

Specifications of XC3SD3400A-5FG676C

Number Of Logic Elements/cells
53712
Number Of Labs/clbs
5968
Total Ram Bits
2322432
Number Of I /o
469
Number Of Gates
3400000
Voltage - Supply
1.14 V ~ 1.26 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
676-BBGA
For Use With
122-1532 - KIT DEVELOPMENT SPARTAN 3ADSP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC3SD3400A-5FG676C
Manufacturer:
XILINX
Quantity:
885
Part Number:
XC3SD3400A-5FG676C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC3SD3400A-5FG676C
Manufacturer:
XILINX
0
DS610 (v3.0) October 4, 2010
Spartan-3A DSP FPGA Design Documentation
The functionality of the Spartan®-3A DSP FPGA family is described in the following documents. The topics covered in each
guide are listed.
© Copyright 2007–2010 Xilinx, Inc. XILINX, the Xilinx logo, Virtex, Spartan, ISE, and other designated brands included herein are trademarks of Xilinx in the United States and
other countries. PCI and PCI-X are trademarks of PCI-SIG and used under license. All other trademarks are the property of their respective owners.
DS610 (v3.0) October 4, 2010
Product Specification
DS706: Extended Spartan-3A Family Overview
UG331: Spartan-3 Generation FPGA User Guide
UG332: Spartan-3 Generation Configuration User
Guide
Clocking Resources
Digital Clock Managers (DCMs)
Block RAM
Configurable Logic Blocks (CLBs)
-
-
-
I/O Resources
Programmable Interconnect
ISE® Software Design Tools
IP Cores
Embedded Processing and Control Solutions
Pin Types and Package Overview
Package Drawings
Powering FPGAs
Power Management
Configuration Overview
-
-
Detailed Descriptions by Mode
-
-
-
-
-
-
ISE iMPACT Programming Examples
MultiBoot Reconfiguration
Design Authentication using Device DNA
Distributed RAM
SRL16 Shift Registers
Carry and Arithmetic Logic
Configuration Pins and Behavior
Bitstream Sizes
Master Serial Mode using Xilinx Platform Flash
PROM
Master SPI Mode using Commodity SPI Serial
Flash PROM
Master BPI Mode using Commodity Parallel
NOR Flash PROM
Slave Parallel (SelectMAP) using a Processor
Slave Serial using a Processor
JTAG Mode
8
www.xilinx.com
For specific hardware examples, please see the Spartan-3A
DSP FPGA Starter Kit board web pages.
Create a Xilinx user account and sign up to receive
automatic e-mail notification whenever this data sheet or
the associated user guides are updated.
UG431: XtremeDSP DSP48A for Spartan-3A DSP
FPGAs User Guide
XtremeDSP Starter Platform—Spartan-3A DSP
1800A Edition
http://www.xilinx.com/products/devkits
/HW-SD1800A-DSP-SB-UNI-G.htm
XtremeDSP Starter Kit—Spartan-3A DSP 1800A
Edition
http://www.xilinx.com/products/devkits
/DO-SD1800A-DSP-SK-UNI-G.htm
XtremeDSP Video Starter Kit—Spartan-3A DSP
Edition
http://www.xilinx.com/products/devkits
/DO-S3ADSP-VIDEO-SK-UNI-G.htm
Embedded Development HW/SW Kit—Spartan-3A
DSP S3D1800A MicroBlaze Processor Edition
http://www.xilinx.com/products/devkits
/DO-SD1800A-EDK-DK-UNI-G.htm
Sign Up for Alerts on Xilinx.com
https://secure.xilinx.com/webreg/register.do?group=my
profile&languageID=1
Spartan-3A DSP FPGA Family:
XtremeDSP DSP48A Slices
XtremeDSP DSP48A Pre-Adder
Functional Description
Product Specification
7

Related parts for XC3SD3400A-5FG676C