XC4VFX12-10SFG363C Xilinx Inc, XC4VFX12-10SFG363C Datasheet - Page 332

no-image

XC4VFX12-10SFG363C

Manufacturer Part Number
XC4VFX12-10SFG363C
Description
IC FPGA VIRTEX-4 FX 12K 363FCBGA
Manufacturer
Xilinx Inc
Series
Virtex™-4r

Specifications of XC4VFX12-10SFG363C

Number Of Logic Elements/cells
12312
Number Of Labs/clbs
1368
Total Ram Bits
663552
Number Of I /o
240
Voltage - Supply
1.14 V ~ 1.26 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
363-FBGA, FCBGA
Package
363FCBGA
Family Name
Virtex®-4
Device Logic Units
12312
Typical Operating Supply Voltage
1.2 V
Maximum Number Of User I/os
240
Ram Bits
663552
For Use With
HW-V4-ML403-UNI-G - EVALUATION PLATFORM VIRTEX-4
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC4VFX12-10SFG363C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC4VFX12-10SFG363C
Manufacturer:
XILINX
0
Chapter 7: SelectIO Logic Resources
332
IDELAY Primitive
Figure 7-11
Table 7-6
Table 7-6: IDELAY Primitive
Name
Port
INC
RST
CE
O
Zero-hold time delay mode (IOBDELAY_TYPE = DEFAULT)
This mode of operation allows backward compatibility for designs using the zero-hold
time delay feature in Virtex-II and Virtex-II Pro devices. When used in this mode, the
IDELAYCTRL primitive does not need to be instantiated (see
Design Guidelines
Fixed delay mode (IOBDELAY_TYPE = FIXED)
In the fixed delay mode, the delay value is preset at configuration to the tap number
determined by the attribute IOBDELAY_VALUE. Once configured, this value cannot
be changed. When used in this mode, the IDELAYCTRL primitive must be instantiated
(see
Variable delay mode (IOBDELAY_TYPE = VARIABLE)
In the variable delay mode, the delay value can be changed after configuration by
manipulating the control signals CE and INC. When used in this mode, the
IDELAYCTRL primitive must be instantiated (see
Guidelines
C
I
IDELAYCTRL Usage and Design Guidelines
lists the available ports in the IDELAY primitive.
Direction
shows the IDELAY primitive.
Output
Input
Input
Input
Input
Input
for more details).
Serial input data from IOB
Clock input when in Variable mode
Increment/decrement number of tap delays when in Variable mode
Enable increment/decrement function when in Variable mode
Reset delay element to pre-programmed value. If no value
programmed, reset to 0.
Combinatorial output
for more details).
www.xilinx.com
Figure 7-11: IDELAY Primitive
I
INC
RST
CE
C
IDELAY
ug070_7_11_080104
O
Function
for more details).
IDELAYCTRL Usage and Design
UG070 (v2.6) December 1, 2008
IDELAYCTRL Usage and
Virtex-4 FPGA User Guide
R

Related parts for XC4VFX12-10SFG363C