DS21FT42 Maxim Integrated Products, DS21FT42 Datasheet - Page 19
![IC FRAMER T1 4X3 12CH 300-BGA](/photos/6/82/68293/300-bga_21-0304_sml.jpg)
DS21FT42
Manufacturer Part Number
DS21FT42
Description
IC FRAMER T1 4X3 12CH 300-BGA
Manufacturer
Maxim Integrated Products
Datasheet
1.DS21FT42.pdf
(114 pages)
Specifications of DS21FT42
Controller Type
T1 Framer
Interface
Parallel/Serial
Voltage - Supply
2.97 V ~ 3.63 V
Current - Supply
225mA
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
300-BGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
TRANSMIT SIDE PINS
Transmit NRZ serial data. Sampled on the falling edge of TCLK when the transmit side elastic store is
disabled. Sampled on the falling edge of TSYSCLK when the transmit side elastic store is enabled.
A 192 kHz clock which pulses high during the LSB of each channel. Synchronous with TCLK when the
transmit side elastic store is disabled. Synchronous with TSYSCLK when the transmit side elastic store
is enabled. Useful for parallel to serial conversion of channel data. This function is available when FMS
= 1 (DS21Q41 emulation). This signal is not bonded out in the DS21FF42/DS21FT42.
A user programmable output that can be forced high or low during any of the 24 T1 channels.
Synchronous with TCLK when the transmit side elastic store is disabled. Synchronous with TSYSCLK
when the transmit side elastic store is enabled. Useful for blocking clocks to a serial UART or LAPD
controller in applications where not all T1 channels are used such as Fractional T1, 384 Kbps service,
768 Kbps or ISDN–PRI . Also useful for locating individual channels in drop–and–insert applications,
for external per–channel loopback, and for per–channel conditioning. See Section 16 for details. This
signal is not bonded out in the DS21FF42/DS21FT42.
1.544 MHz or 2.048 MHz clock. Only used when the transmit side elastic store function is enabled.
Should be tied low in applications that do not use the transmit side elastic store. Can be burst at rates up
to 8.192 MHz. This pin is tied to the RSYSCLK signal in the DS21FF42/DS21FT42.
4 kHz or 2 kHz (ZBTSI) demand clock for the TLINK input. See Section 19 for details. This signal is
not bonded out in the DS21FF42/DS21FT42.
Signal Name:
Signal Description:
Signal Type:
Signal Name:
Signal Description:
Signal Type:
Signal Name:
Signal Description:
Signal Type:
Signal Name:
Signal Description:
Signal Type:
Signal Name:
Signal Description:
Signal Type:
Signal Name:
Signal Description:
Signal Type:
A 1.544 MHz primary clock. Used to clock data through the transmit side formatter.
TCLK
Transmit Clock
Input
TSER
Transmit Serial Data
Input
TCHCLK
Transmit Channel Clock
Output
TCHBLK
Transmit Channel Block
Output
TSYSCLK
Transmit System Clock
Input
TLCLK
Transmit Link Clock
Output
19 of 114