AD9913BCPZ Analog Devices Inc, AD9913BCPZ Datasheet - Page 4

IC DDS 10BIT DAC 250MSPS 32LFCSP

AD9913BCPZ

Manufacturer Part Number
AD9913BCPZ
Description
IC DDS 10BIT DAC 250MSPS 32LFCSP
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD9913BCPZ

Resolution (bits)
10 b
Master Fclk
250MHz
Tuning Word Width (bits)
32 b
Voltage - Supply
1.8 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
32-LFCSP
Ic Function
Direct Digital Synthesizer
Supply Voltage Range
1.7V To 1.9V
Operating Temperature Range
-40°C To +85°C
Digital Ic Case Style
LFCSP
No. Of Pins
32
Msl
MSL 3 - 168 Hours
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
AD9913/PCBZ - BOARD EVAL FOR AD9913
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD9913BCPZ
Manufacturer:
AD
Quantity:
319
Part Number:
AD9913BCPZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
AD9913
Parameter
MISCELLANEOUS TIMING CHARACTERISTICS
DATA LATENCY (PIPELINE DELAY)
CMOS LOGIC INPUTS
CMOS LOGIC OUTPUTS
POWER SUPPLY CURRENT
POWER CONSUMPTION
1
2
Refer to the Power-Down Features section.
SYSCLK cycle refers to the actual clock frequency used on-chip by the DDS. If the reference clock multiplier is used to multiply the external reference clock frequency,
the SYSCLK frequency is the external frequency multiplied by the reference clock multiplication factor. If the reference clock multiplier and divider are not used, the
SYSCLK frequency is the same as the external reference clock frequency.
Wake-Up Time
Reset Pulse Width High
Modulus Mode
Linear Sweep Mode
Power-Down
PLL Modes
Frequency, Phase-to-DAC Output
Frequency-to-DAC Output
Phase-to-DAC Output
Delta Tuning Word-to-DAC Output (Linear Sweep)
Logic 1 Voltage
Logic 0 Voltage
Logic 1 Current
Logic 0 Current
Input Capacitance
Logic 1 Voltage
Logic 0 Voltage
DVDD (1.8 V) Pin Current Consumption
DAC_CLK_AVDD (1.8 V)
DAC_AVDD (1.8 V) Pin Current Consumption
PLL_AVDD (1.8 V)
CLK_AVDD (1.8 V) Pin Current Consumption
Single Tone Mode
Fast Recovery Mode
Full Sleep Mode
Full
Safe
VCO 1
VCO 2
Differential Input Mode
CMOS Input Mode
Crystal Mode
Differential Input Mode
CMOS Input Mode
Crystal Mode
1
Conditions/Comments
Matched latency enabled
Matched latency disabled
Matched latency disabled
1 mA load
PLL enabled, CMOS input
PLL disabled, differential input
PLL enabled, XTAL input
PLL disabled
PLL disabled
PLL enabled
Rev. A | Page 4 of 32
Min
5
1.2
−700
−700
1.5
Typ
11
11
10
14
3
50
57
52
Max
1
60
0.4
+700
+700
0.125
46.5
4.7
6.2
1.8
4.3
66.5
70.5
68.5
94.6
98.4
15
44.8
11
7.5
5.4
15
11.5
9.4
Unit
SYSCLK cycles
μs
SYSCLK cycles
SYSCLK cycles
SYSCLK cycles
SYSCLK cycles
V
V
nA
nA
pF
V
V
mA
mA
mA
mA
mA
mW
mW
mW
mW
mW
mW
mW
mW
mW
mW
mW
mW
SYSCLK cycles
mW
2

Related parts for AD9913BCPZ