P89LPC936FDH-T NXP Semiconductors, P89LPC936FDH-T Datasheet - Page 36

no-image

P89LPC936FDH-T

Manufacturer Part Number
P89LPC936FDH-T
Description
MCU 8-Bit 89LP 80C51 CISC 16KB Flash 2.5V/3.3V 28-Pin TSSOP T/R
Manufacturer
NXP Semiconductors
Datasheet

Specifications of P89LPC936FDH-T

Package
28TSSOP
Device Core
80C51
Family Name
89LP
Maximum Speed
18 MHz
Ram Size
768 Byte
Program Memory Size
16 KB
Operating Supply Voltage
2.5|3.3 V
Data Bus Width
8 Bit
Program Memory Type
Flash
Number Of Programmable I/os
26
Interface Type
I2C/SPI/UART
On-chip Adc
8-chx8-bit
Operating Temperature
-40 to 85 °C
Number Of Timers
2
NXP Semiconductors
P89LPC933_934_935_936
Product data sheet
8.19.6 PWM operation
Capture Noise Filter bit. If set, the capture logic needs to see four consecutive samples of
the same value in order to recognize an edge as a capture event. An event counter can be
set to delay a capture by a number of capture events.
PWM operation has two main modes, symmetrical and asymmetrical.
In asymmetrical PWM operation the CCU timer operates in down-counting mode
regardless of the direction control bit.
In symmetrical mode, the timer counts up/down alternately. The main difference from
basic timer operation is the operation of the compare module, which in PWM mode is
used for PWM waveform generation.
As with basic timer operation, when the PWM (compare) pins are connected to the
compare logic, their logic state remains unchanged. However, since bit FCO is used to
hold the halt value, only a compare event can change the state of the pin.
Fig 10. Asymmetrical PWM, down-counting mode
Fig 11. Symmetrical PWM
compare value
compare value
non-inverted
All information provided in this document is subject to legal disclaimers.
non-inverted
timer value
timer value
inverted
0x0000
inverted
TOR2
TOR2
Rev. 8 — 12 January 2011
0
8-bit microcontroller with accelerated two-clock 80C51 core
P89LPC933/934/935/936
002aaa894
002aaa893
© NXP B.V. 2011. All rights reserved.
36 of 77

Related parts for P89LPC936FDH-T