ST72C334N2B6 STMicroelectronics, ST72C334N2B6 Datasheet - Page 39

Microcontrollers (MCU) Flash 8K SPI/SCI

ST72C334N2B6

Manufacturer Part Number
ST72C334N2B6
Description
Microcontrollers (MCU) Flash 8K SPI/SCI
Manufacturer
STMicroelectronics
Datasheet

Specifications of ST72C334N2B6

Data Bus Width
8 bit
Program Memory Type
Flash
Program Memory Size
8 KB
Data Ram Size
384 B
Interface Type
SCI, SPI
Maximum Clock Frequency
8 MHz
Number Of Programmable I/os
44
Number Of Timers
16 bit
Operating Supply Voltage
3.2 V to 5.5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
Through Hole
Package / Case
SDIP-56
Minimum Operating Temperature
- 40 C
On-chip Adc
8 bit
Lead Free Status / Rohs Status
No

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ST72C334N2B6
Manufacturer:
ST
Quantity:
365
Part Number:
ST72C334N2B6
Manufacturer:
ST
0
POWER SAVING MODES (Cont’d)
Standard HALT mode
In this mode the main oscillator is turned off caus-
ing all internal processing to be stopped, including
the operation of the on-chip peripherals. All periph-
erals are not clocked except the ones which get
their clock supply from another clock generator
(such as an external or auxiliary oscillator).
The compatibility of Watchdog operation with Halt
mode is configured by the “WDGHALT” option bit
of the OPTION BYTE. The HALT instruction when
executed while the Watchdog system is enabled,
can generate a Watchdog RESET (see dedicated
section for more details).
When exiting HALT mode by means of a RESET
or an interrupt, the oscillator is immediately turned
on and the 4096 CPU cycle delay is used to stabi-
lize the oscillator.
Figure 29. HALT modes flow-chart
If WDGHA LT
bit reset in
OPTION BYTE
Notes:
HALT
OSCILLATOR
PERIPHERALS
CPU
I BIT
N
** Before servicing an interrupt, the CC register is pushed on the stack.
EXTE RNAL*
INTERRUP T
*
External interrupt or internal interrupts with Exit from Halt Mode capability
Y
N
OFF
OFF
OFF
0
N
WAT CHDOG
ENABLE
OSCILLATOR
PERIP HERALS
CPU
RESET
Y
Y
0
OFF
OFF
ON
Specific ACTIVE-HALT mode
As soon as the interrupt capability of the main os-
cillator is selected (OIE bit set), the HALT instruc-
tion will make the device enter a specific ACTIVE-
HALT power saving mode instead of the standard
HALT one.
This mode consists of having only the main oscil-
lator and its associated counter running to keep a
wake-up time base. All other peripherals are not
clocked except the ones which get their clock sup-
ply from another clock generator (such as external
or auxiliary oscillator).
The safeguard against staying locked in this AC-
TIVE-HALT mode is insured by the oscillator inter-
rupt.
Note: As soon as the interrupt capability of one of
the oscillators is selected (OIE bit set), entering in
ACTIVE-HALT mode while the Watchdog is active
does not generate a RESET.
This means that the device cannot to spend more
than a defined delay in this power saving mode.
HALT INSTR UCTION
OSCILLATOR
ST72334J/N, ST72314J/N, ST72124J
4096 clock cycles delay
OIE BIT
MAIN
OSCILLATOR
PERIPH ERALS
CPU
OSCILLATOR
PERIPH ERALS
CPU
I BIT
OR SERVICE INTERRUPT **
1
FETCH RESET VECTOR
ACTIV E-HALT
ON
ON
ON
OFF
OFF
ON
0
39/125

Related parts for ST72C334N2B6