W83627EG Nuvoton Technology Corporation of America, W83627EG Datasheet - Page 159

no-image

W83627EG

Manufacturer Part Number
W83627EG
Description
IC I/O CONTROLLER 128-QFP
Manufacturer
Nuvoton Technology Corporation of America
Datasheets

Specifications of W83627EG

Applications
PC's, PDA's
Interface
LPC
Voltage - Supply
3.3V
Package / Case
128-XFQFN
Mounting Type
Surface Mount
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
W83627EG
Manufacturer:
Nuvoton Technology Corporation of America
Quantity:
10 000
9.2.2
This 8-bit register provides information about the status of data transfer during communication.
Bit 7: RFEI. In 16450 mode, this bit is always set to logical 0. In 16550 mode, this bit is set to logical 1
Bit 6: TSRE. In 16450 mode, this bit is set to logical 1 when TBR and TSR are both empty. In 16550
Bit 5: TBRE. In 16450 mode, when a data character is transferred from TBR to TSR, this bit is set to
Bit 4: SBD. This bit is set to logical 1 to indicate that received data are kept in silent state for the time it
Bit 3: NSER. This bit is set to logical 1 to indicate that the received data have no stop bit. In 16550
Bit 2: PBER. This bit is set to logical 1 to indicate that the received data has the wrong parity bit. In
when there is at least one parity-bit error and no stop-bit error or silent-byte detected in the FIFO.
In 16550 mode, this bit is cleared to logical 0 by reading from the USR if there are no remaining
errors left in the FIFO.
mode, it is set to logical 1 when the transmit FIFO and TSR are both empty. Otherwise, this bit is
set to logical 0.
logical 1. If ETREI of ICR is high, an interrupt is generated to notify the CPU to write the next
data. In 16550 mode, this bit is set to logical 1 when the transmit FIFO is empty. It is set to logical
0 when the CPU writes data into TBR or the FIFO.
takes to receive a full word, which includes the start bit, data bits, parity bit, and stop bits. In
16550 mode, it indicates the same condition for the data on the top of the FIFO. When the CPU
reads USR, it sets this bit to logical 0.
mode, it indicates the same condition for the data on the top of the FIFO. When the CPU reads
USR, it sets this bit to logical 0.
16550 mode, it indicates the same condition for the data on the top of the FIFO. When the CPU
reads USR, it sets this bit to logical 0.
UART Status Register (USR) (Read/Write)
7
6
5
4
3
2
1
0
W83627EHF/EF, W83627EHG/EG
- 148 -
RBR Data ready (RDR)
Overrun error (OER)
Parity bit error (PBER)
No stop bit error (NSER)
Silent byte detected (SBD)
Transmitter Buffer Register empty (TBRE)
Transmitter Shift Register empty (TSRE)
RX FIFO Error Indication (RFEI)

Related parts for W83627EG