LPC2214FBD144 NXP Semiconductors, LPC2214FBD144 Datasheet - Page 38

LPC2214FBD144

Manufacturer Part Number
LPC2214FBD144
Description
Manufacturer
NXP Semiconductors
Datasheet

Specifications of LPC2214FBD144

Cpu Family
LPC2000
Device Core
ARM7TDMI-S
Device Core Size
16/32Bit
Frequency (max)
60MHz
Interface Type
I2C/SPI
Program Memory Type
Flash
Program Memory Size
256KB
Total Internal Ram Size
16KB
# I/os (max)
112
Number Of Timers - General Purpose
2
Operating Supply Voltage (typ)
1.8/3.3V
Operating Supply Voltage (max)
1.95/3.6V
Operating Supply Voltage (min)
1.65/2.5/3V
On-chip Adc
8-chx10-bit
Instruction Set Architecture
RISC
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
144
Package Type
LQFP
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LPC2214FBD144
Manufacturer:
NXP/PBF
Quantity:
5
Part Number:
LPC2214FBD144
Manufacturer:
NXP
Quantity:
20 000
Part Number:
LPC2214FBD144
0
Part Number:
LPC2214FBD144,551
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
LPC2214FBD144/01
Manufacturer:
LT
Quantity:
3 400
Part Number:
LPC2214FBD144/01
Manufacturer:
NXP
Quantity:
5 000
Part Number:
LPC2214FBD144/01
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
LPC2214FBD144/01
0
Company:
Part Number:
LPC2214FBD144/01
Quantity:
5 000
Part Number:
LPC2214FBD144/01,5
Manufacturer:
Intersil
Quantity:
637
Part Number:
LPC2214FBD144/01,5
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
LPC2214FBD144/01,5
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
LPC2214FBD144/01,551
Quantity:
9 999
Part Number:
LPC2214FBD144/015
Manufacturer:
NXP Semiconductors
Quantity:
135
NXP Semiconductors
Table 10.
C
[1]
[2]
[3]
[4]
[5]
Table 11.
[1]
LPC2212_2214_4
Product data sheet
Symbol
t
t
t
t
t
t
t
Access cycle
standard read
standard write
burst read - initial
burst read - subsequent 3
BLSHDNV
CHDV
CHWEL
CHBLSL
CHWEH
CHBLSH
CHDNV
L
= 25 pF; T
Except on initial access, in which case the address is set up T
T
Latest of address valid, CS LOW, OE LOW to data valid.
Address valid to data valid.
Earliest of CS HIGH, OE HIGH, address change to data invalid.
See the LPC2114/2124/2212/2214 User Manual for a description of the WSTn bits.
cy(CCLK)
External memory interface dynamic characteristics
Parameter
BLS HIGH to data invalid
time
XCLK HIGH to data valid
time
XCLK HIGH to WE LOW
time
XCLK HIGH to BLS LOW
time
XCLK HIGH to WE HIGH
time
XCLK HIGH to BLS HIGH
time
XCLK HIGH to data invalid
time
Standard read access specifications
=
amb
1
CCLK.
= 40 C.
Max frequency
f
f
f
f
MAX
MAX
MAX
MAX
--------------------------------
t
--------------------------------- -
t
------------------------------- -
t
-------------------------------- -
t
RAM
WRITE
INIT
ROM
2
2
1
Conditions
+
+
+
WST 1
WST 1
+
+
WST 2
+
1
20 ns
20 ns
+
20 ns
5 ns
Rev. 04 — 3 January 2008
WST 1
WST
WST
integer
N/A
WST 1
WST 2
cy(CCLK)
[2]
[1]
0; round up to
setting
Min
(2
-
-
-
-
-
-
t
------------------------------- - 2
t
-------------------------------- 2
t
------------------------------------------- -
INIT
RAM
WRITE
t
t
cy CCLK
earlier.
cy CCLK
…continued
T
t
cy CCLK
+
cy(CCLK)
+
20 ns
20 ns
t
CYC
)
+
5
5
Memory access time requirement
t
t
t
t
INIT
RAM
WRITE
ROM
16/32-bit ARM microcontrollers
LPC2212/2214
t
t
t
cy CCLK
cy CCLK
cy CCLK
Typ Max
-
-
-
-
-
-
-
t
cy CCLK
(2
10
10
10
10
10
10
T
20 ns
© NXP B.V. 2008. All rights reserved.
2
2
cy(CCLK)
+
+
1
WST 1
WST 1
+
WST 2
) + 5 ns
20 ns
38 of 45
20 ns
Unit
ns
ns
ns
ns
ns
ns
5 ns

Related parts for LPC2214FBD144