MT9092AP Zarlink, MT9092AP Datasheet - Page 21

no-image

MT9092AP

Manufacturer Part Number
MT9092AP
Description
Digital Telephone 44-Pin PLCC Tube
Manufacturer
Zarlink
Datasheet

Specifications of MT9092AP

Package
44PLCC
Power Supply Type
Analog
Typical Supply Current
8 mA
Typical Operating Supply Voltage
5 V
Minimum Operating Supply Voltage
4.75 V
Maximum Operating Supply Voltage
5.25 V

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MT9092AP
Manufacturer:
XILINX
Quantity:
560
Part Number:
MT9092AP
Manufacturer:
MICROSEMI
Quantity:
100
Part Number:
MT9092AP
Manufacturer:
ZARLINK
Quantity:
20 000
Part Number:
MT9092AP1
Manufacturer:
ZARLINK
Quantity:
3 400
Part Number:
MT9092AP1
Manufacturer:
ZARLINK
Quantity:
157
Part Number:
MT9092AP1
Manufacturer:
ZARLINK
Quantity:
3 539
Part Number:
MT9092APR
Manufacturer:
ZARLINK
Quantity:
201
Part Number:
MT9092APR1
Manufacturer:
ZARLINK
Quantity:
157
Watchdog
To maintain program integrity an on-chip watchdog timer is provided for connection to the microcontroller reset pin.
The watchdog output WD (pin 17) goes high while the HPhone-II is held in reset via the PWRST (pin 6). Release of
PWRST will cause WD to return low immediately and will also start the watchdog timer. The watchdog timer is
clocked on the falling edge of F0i and requires only this input, along with V
If the watchdog reset word is written to the watchdog register (address 11h) after PWRST is released, but before
the timeout period (T=512 mSec) expires, a reset of the timer results and WD will remain low. Thereafter, if the
reset word is loaded correctly at intervals less than 'T' then WD will continue low. The first break from this routine, in
which the watchdog register is not written to within the correct interval or it is written to with incorrect data, will result
in a high going WD output after the current interval 'T' expires. WD will then toggle at this rate until the watchdog
register is again written to correctly.
5-BIT WATCHDOG RESET WORD
x=don’t care
Test Loops
Detail LBio and LBoi Loopback Register (address 16h)
LBio
LBoi
Setting this bit causes data on DSTi to be looped back to DSTo directly at the pins. The appropriate
Setting this bit causes data on DSTo to be looped back to DSTi directly at the pins.
channel enables Ch
0
EN -Ch
X
3
EN must also be set.
X
Zarlink Semiconductor Inc.
X
MT9092
W4
0
21
W3
1
W2
0
W1
1
DD
, for operation.
W0
0
Data Sheet

Related parts for MT9092AP