AT32UC3A0512AU Atmel Corporation, AT32UC3A0512AU Datasheet - Page 526

no-image

AT32UC3A0512AU

Manufacturer Part Number
AT32UC3A0512AU
Description
Manufacturer
Atmel Corporation

Specifications of AT32UC3A0512AU

Flash (kbytes)
512 Kbytes
Pin Count
144
Max. Operating Frequency
66 MHz
Cpu
32-bit AVR
# Of Touch Channels
32
Hardware Qtouch Acquisition
No
Max I/o Pins
109
Ext Interrupts
109
Usb Transceiver
1
Usb Speed
Full Speed
Usb Interface
Device + OTG
Spi
6
Twi (i2c)
1
Uart
4
Ssc
1
Ethernet
1
Graphic Lcd
No
Video Decoder
No
Camera Interface
No
Adc Channels
8
Adc Resolution (bits)
10
Adc Speed (ksps)
384
Resistive Touch Screen
No
Dac Channels
2
Dac Resolution (bits)
16
Temp. Sensor
No
Crypto Engine
No
Sram (kbytes)
64
Self Program Memory
YES
External Bus Interface
1
Dram Memory
sdram
Nand Interface
No
Picopower
No
Temp. Range (deg C)
-40 to 85
I/o Supply Class
3.0-3.6 or (1.65-1.95+3.0-3.6)
Operating Voltage (vcc)
3.0-3.6 or (1.65-1.95+3.0-3.6)
Fpu
No
Mpu / Mmu
Yes / No
Timers
10
Output Compare Channels
16
Input Capture Channels
6
Pwm Channels
13
32khz Rtc
Yes
Calibrated Rc Oscillator
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT32UC3A0512AU-ALTRA
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
AT32UC3A0512AU-ALUT
Manufacturer:
Atmel
Quantity:
10 000
32058K AVR32-01/12
Figure 30-25. Example of an IN Pipe with 1 Data Bank
Figure 30-26. Example of an IN Pipe with 2 Data Banks
30.7.3.11
RXINI
FIFOCON
IN
Management of OUT Pipes
RXINI
FIFOCON
(bank 0)
IN
DATA
OUT packets are sent by the host. All the data can be written by the firmware which acknowl-
edges or not the bank when it is full.
The pipe must be configured and unfrozen first.
The TXOUTI bit is set by hardware at the same time as FIFOCON when the current bank is free.
This triggers a PXINT interrupt if TXOUTE = 1.
TXOUTI shall be cleared by software (by setting the TXOUTIC bit) to acknowledge the interrupt,
what has no effect on the pipe FIFO.
The firmware then writes into the FIFO and clears the FIFOCON bit to allow the USB controller
to send the data. If the OUT pipe is composed of multiple banks, this also switches to the next
bank. The TXOUTI and FIFOCON bits are updated by hardware in accordance with the status of
the next bank.
TXOUTI shall always be cleared before clearing FIFOCON.
The RWALL bit is set by hardware when the current bank is not full, i.e. the software can write
further data into the FIFO.
Note that if the firmware decides to switch to the Suspend state (by clearing the SOFE bit) while
a bank is ready to be sent, the USB controller automatically exits this state and the bank is sent.
(bank 0)
DATA
HW
ACK
SW
read data from CPU
HW
ACK
BANK 0
SW
read data from CPU
IN
BANK 0
SW
(bank 1)
IN
DATA
SW
(bank 0)
DATA
HW
ACK
read data from CPU
SW
HW
ACK
BANK 1
read data from CPU
AT32UC3A
SW
BANK 0
526

Related parts for AT32UC3A0512AU