SAM9G20 Atmel Corporation, SAM9G20 Datasheet - Page 116

no-image

SAM9G20

Manufacturer Part Number
SAM9G20
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of SAM9G20

Flash (kbytes)
0 Kbytes
Pin Count
217
Max. Operating Frequency
400 MHz
Cpu
ARM926
Hardware Qtouch Acquisition
No
Max I/o Pins
96
Ext Interrupts
96
Usb Transceiver
3
Usb Speed
Full Speed
Usb Interface
Host, Device
Spi
2
Twi (i2c)
1
Uart
7
Ssc
1
Ethernet
1
Sd / Emmc
1
Graphic Lcd
No
Video Decoder
No
Camera Interface
Yes
Adc Channels
4
Adc Resolution (bits)
10
Adc Speed (ksps)
95
Resistive Touch Screen
No
Temp. Sensor
No
Crypto Engine
No
Sram (kbytes)
32
Self Program Memory
NO
External Bus Interface
1
Dram Memory
sdram
Nand Interface
Yes
Picopower
No
Temp. Range (deg C)
-40 to 85
I/o Supply Class
1.8/3.3
Operating Voltage (vcc)
0.9 to 1.1
Fpu
No
Mpu / Mmu
No/Yes
Timers
6
Output Compare Channels
6
Input Capture Channels
6
32khz Rtc
Yes
Calibrated Rc Oscillator
No
Tightly-Coupled Memory Interface
5.3
5-8
TCM interface bus cycle types and timing
The TCM bus interface is pipelined to enable back-to-back accesses to TCM memory
with zero wait states. For each TCM access there is one request cycle and one or more
data cycles. Figure 5-1 shows a multi-cycle data side TCM access.
The first cycle is a request cycle (request A), where all of the TCM interface output
signals are valid. The TCM subsystem responds on DRWAIT, indicating that the access
will not complete in the following cycle. The cycle following the request cycle (data
A-1) is the first waited data cycle. In this cycle the values of DRADDR, DRnRW, and
DRWBL are no longer valid and their value is non-deterministic, and DRSEQ is
asserted. The value on DRWD remains the same if the access is a write. As in the
request cycle DRWAIT indicates if the access will complete in the following cycle. In
the penultimate data cycle (data A-n-1) DRWAIT is deasserted indicating that the
access will complete in the next cycle. For write accesses, this cycle is the last cycle
where DRWD remains valid. If the last data cycle of the access (data A-n) is a read then
DRRD contains valid read data. Because of the pipelined nature of the interface, the last
data cycle of one access can overlap a request cycle of the next access.
Copyright © 2001-2003 ARM Limited. All rights reserved.
DRADDR[17:0]
DRWD[31:0]
DRWBL[3:0]
DRRD[31:0]
DRWAIT
DRnRW
DRSEQ
DRCS
CLK
request A
Figure 5-1 Multi-cycle data side TCM access
data A-1
data A-(n-1)
request B
data A -n
ARM DDI0198D
Data valid

Related parts for SAM9G20