AD5735 Analog Devices, AD5735 Datasheet - Page 37

no-image

AD5735

Manufacturer Part Number
AD5735
Description
Quad Channel, 12-Bit, Serial Input, 4-20 mA & Voltage Output DAC with Dynamic Power Control
Manufacturer
Analog Devices
Datasheet

Specifications of AD5735

Resolution (bits)
12bit
Dac Settling Time
11µs
Max Pos Supply (v)
+33V
Single-supply
No
Dac Type
I or V Out
Dac Input Format
SPI
Slew Rate Control Register
This register is used to program the slew rate control for the
selected DAC channel. This feature is available on both the
current and voltage outputs. The slew rate control is enabled/
disabled and programmed on a per-channel basis. See Table 29
and the Digital Slew Rate Control section for more information.
READBACK OPERATION
Readback mode is invoked by setting the R/ W bit = 1 in the serial
input register write. See
back operation. The DUT_AD1 and DUT_AD0 bits, in association
with Bits[RD4:RD0], select the register to be read (see
The remaining data bits in the write sequence are don’t care bits.
During the next SPI transfer, the data that appears on the SDO
output contains the data from the previously addressed register
Table 29. Programming the Slew Rate Control Register
D15
0
1
Table 30. Input Shift Register for a Read Operation
MSB
D23
R/W
1
Table 31. Read Addresses (Bits[RD4:RD0])
RD4
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
1
1
1
Data Sheet
X = don’t care.
X = don’t care.
RD3
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
0
0
0
0
0
0
0
0
1
1
1
D22
DUT_AD1
D14
0
Table 30
1
1
1
1
1
RD2
0
0
0
0
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
0
0
0
for the bits associated with a read-
D21
DUT_AD0
D13
0
RD1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
D20
RD4
Table 31
D12
SREN
RD0
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
Rev. A | Page 37 of 48
).
RD3
D19
Function
Read DAC A data register
Read DAC B data register
Read DAC C data register
Read DAC D data register
Read DAC A control register
Read DAC B control register
Read DAC C control register
Read DAC D control register
Read DAC A gain register
Read DAC B gain register
Read DAC C gain register
Read DAC D gain register
Read DAC A offset register
Read DAC B offset register
Read DAC C offset register
Read DAC D offset register
Read DAC A clear code register
Read DAC B clear code register
Read DAC C clear code register
Read DAC D clear code register
Read DAC A slew rate control register
Read DAC B slew rate control register
Read DAC C slew rate control register
Read DAC D slew rate control register
Read status register
Read main control register
Read dc-to-dc control register
(see
to read another register on a third data transfer or a no
operation command. The no operation command for DUT
Address 00 is 0x1CE000, for other DUT addresses, Bit D22 and
Bit D21 are set accordingly.
Readback Example
To read back the gain register of
implement the following sequence:
1.
2.
D11 to D7
X
1
Figure 4
RD2
D18
Write 0xA80000 to the input register to configure Device
Address 1 for read mode with the gain register of Channel A
selected. The data bits, D15 to D0, are don’t care bits.
Execute another read command or a no operation com-
mand (0x3CE000). During this command, the data from
the Channel A gain register is clocked out on the SDO line.
). This second SPI transfer should be either a request
D17
RD1
D6 to D3
SR_CLOCK
AD5735
D16
RD0
Device 1, Channel A,
D2 to D0
SR_STEP
D15 to D0
X
AD5735
1
LSB

Related parts for AD5735