LPC2290 NXP Semiconductors, LPC2290 Datasheet - Page 23

The LPC2290 microcontroller is based on a 16/32-bit ARM7TDMI-S CPU with real-timeemulation and embedded trace support

LPC2290

Manufacturer Part Number
LPC2290
Description
The LPC2290 microcontroller is based on a 16/32-bit ARM7TDMI-S CPU with real-timeemulation and embedded trace support
Manufacturer
NXP Semiconductors
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LPC2290FBD/01
Manufacturer:
OTI
Quantity:
8
Part Number:
LPC2290FBD144
Manufacturer:
MIT
Quantity:
90
Part Number:
LPC2290FBD144,551
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
LPC2290FBD144/01
Manufacturer:
NXP
Quantity:
50 000
Part Number:
LPC2290FBD144/01,5
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
LPC2290FBD144/015
Manufacturer:
NXP Semiconductors
Quantity:
135
NXP Semiconductors
LPC2290_3
Product data sheet
6.18.1 Crystal oscillator
6.18.2 PLL
6.18.3 Reset and wake-up timer
6.18 System control
The oscillator supports crystals in the range of 1 MHz to 30 MHz. The oscillator output
frequency is called f
purposes of rate equations, etc. f
running and connected. Refer to
The PLL accepts an input clock frequency in the range of 10 MHz to 25 MHz. The input
frequency is multiplied up into the range of 10 MHz to 60 MHz with a Current Controlled
Oscillator (CCO). The multiplier can be an integer value from 1 to 32 (in practice, the
multiplier value cannot be higher than 6 on this family of microcontrollers due to the upper
frequency limit of the CPU). The CCO operates in the range of 156 MHz to 320 MHz, so
there is an additional divider in the loop to keep the CCO within its frequency range while
the PLL is providing the desired output frequency. The output divider may be set to divide
by 2, 4, 8, or 16 to produce the output clock. Since the minimum output divider value is 2,
it is insured that the PLL output has a 50 % duty cycle.The PLL is turned off and bypassed
following a chip reset and may be enabled by software. The program must configure and
activate the PLL, wait for the PLL to Lock, then connect to the PLL as a clock source. The
PLL settling time is 100 s.
Reset has two sources on the LPC2290: the RESET pin and watchdog reset. The RESET
pin is a Schmitt trigger input pin with an additional glitch filter. Assertion of chip reset by
any source starts the Wake-up Timer (see Wake-up Timer description below), causing the
internal chip reset to remain asserted until the external reset is de-asserted, the oscillator
is running, a fixed number of clocks have passed, and the on-chip flash controller has
completed its initialization.
When the internal reset is removed, the processor begins executing at address 0, which is
the reset vector. At that point, all of the processor and peripheral registers have been
initialized to predetermined values.
The Wake-up Timer ensures that the oscillator and other analog functions required for
chip operation are fully functional before the processor is allowed to execute instructions.
This is important at power-on, all types of reset, and whenever any of the aforementioned
functions are turned off for any reason. Since the oscillator and other functions are turned
off during Power-down mode, any wake-up of the processor from Power-down mode
makes use of the Wake-up Timer.
Match register updates are synchronized with pulse outputs to prevent generation of
erroneous pulses. Software must ‘release’ new match values before they can become
effective.
May be used as a standard timer if the PWM mode is not enabled.
A 32-bit Timer/Counter with a programmable 32-bit prescaler.
osc
Rev. 03 — 16 November 2006
and the ARM processor clock frequency is referred to as CCLK for
16/32-bit ARM microcontroller with external memory interface
Section 6.18.2 “PLL”
osc
and CCLK are the same value unless the PLL is
for additional information.
LPC2290
© NXP B.V. 2006. All rights reserved.
23 of 41

Related parts for LPC2290