DS80C410 Maxim, DS80C410 Datasheet - Page 6

no-image

DS80C410

Manufacturer Part Number
DS80C410
Description
The DS80C410/DS80C411 network microcontrollers offer the highest integration available in an 8051 device
Manufacturer
Maxim
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DS80C410-FNY+
Manufacturer:
RENESAS
Quantity:
101
Part Number:
DS80C410-FNY+
Manufacturer:
Maxim
Quantity:
470
Part Number:
DS80C410-FNY+
Manufacturer:
Maxim Integrated
Quantity:
10 000
Note 1:
Note 2:
Note 3:
Note 4:
Note 5:
Note 6:
Data Float After RD (P3.7 or
PSEN) High
ALE Low to Valid Data In
Port 0 Address to Valid Data
In
Port 2, 4, 6 Address, Port 4
CE, or Port 5 PCE to Valid
Data In
ALE Low to (RD or PSEN) or
WR Low
Port 0 Address to (RD or
PSEN) or WR Low
Port 2, 4 Address, Port 4 CE,
Port 5 PCE, to (RD or PSEN)
or WR Low
Data Valid to WR Transition
Data Hold After WR High
RD Low to Address Float
(RD or PSEN) or WR High to
ALE
(RD or PSEN) or WR High to
Port 4 CE or Port 5 PCE
High
PARAMETER
AC electrical characteristics assume 50% duty cycle for the oscillator, oscillator frequency ≤ 75MHz, and are not 100% production
tested, but are guaranteed by design.
For a MOVX read operation, on the falling edge of ALE, Port 0 is held by a weak latch until overdriven by external memory.
All parameters apply to both commercial and industrial temperature operation, unless otherwise noted.
CST is the stretch cycle value as determined by the MD2, MD1, and MD0 bits of the CKCON register. t
periods associated with the internal system clock and are related to the external clock. See the System Clock Time Periods table.
All signals characterized with load capacitance of 80pF except Port 0, Port 2, ALE, PSEN, RD, and WR with 100pF. The following
signals, when configured for memory interface, are also characterized with 100pF loading: Port 4 (CE0-3, A16–A19), Port 5.4–5.7
(PCE0-3), Port 6.0–6.5 (CE4-7, A20, A21), Port 7 (demultiplexed mode A0–A7).
References to the XTAL, XTAL1 or CLK signal in the timing diagrams are to assist in determining the relative occurrence of events,
not for determining absolute signal timing with respect to the external clock.
SYMBOL
t
t
t
t
t
t
t
t
t
WHLH2
t
t
t
AVDV0
AVDV2
AVWL0
AVWL2
QVWX
WHQX
WHLH
RHDZ
LLDV
LLWL
RLAZ
10t
5t
2t
t
t
CLCL
CLCL
CLCL
CLCL
5t
2t
CLCL
10t
t
t
CLCL
5t
6t
CLCL
2
CLCL
t
t
t
t
CLCL
CHCL
CLCH
CLCL
CLCL
CLCL
+ t
CLCL
CLCL
+ t
-2.5
CLCL
+ t
MIN
+ t
+ t
0
– 2.5
CHCL
– 6.5
CLCH
– 2.5
CHCL
– 6.5
CLCH
- 3
- 5
-5
- 3
CLCH
- 8
- 3
- 8
– 7
- 5
- 7
- 5
6 of 102
- 7
- 7
(Note 2)
(4 x C
(4 x C
(4 x C
(4 x C
(4 x C
(4 x C
5t
2t
3t
t
CLCL
CLCL
ST
CLCL
CLCL
ST
ST
t
3t
5t
ST
ST
+ 10)t
5t
ST
2t
6t
t
CHCL
+ 2)t
t
t
t
CLCL
CLCH
CLCL
+ t
CLCL
CLCL
CLCL
+ t
+ 10)t
CLCL
MAX
CLCL
CLCL
+ t
+ 1) t
+ 5) t
+ t
+ 2)t
22
22
CHCL
6
CHCL
CLCH
CLCH
+ 13
CLCL
+ 6
CLCL
+ 6
+ 6
- 5
- 19
+ 6
+ 6
- 5
- 5
CLCL
CLCL
CLCL
CLCL
+ 13
+ 13
- 19
- 22
+ t
+ t
- 19
- 19
- 19
CLCH
- 20
CLCH
-
-
UNITS
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
CLCL
, t
STRETCH VALUES
CLCH
C
4 ≤ C
4 ≤ C
4 ≤ C
4 ≤ C
1 ≤ C
4 ≤ C
1 ≤ C
4 ≤ C
1 ≤ C
4 ≤ C
1 ≤ C
4 ≤ C
1 ≤ C
4 ≤ C
1 ≤ C
4 ≤ C
1≤ C
1≤ C
1≤ C
1≤ C
0≤ C
ST
, t
C
C
C
C
C
C
C
C
C
C
CHCL
(MD2:0)
ST
ST
ST
ST
ST
ST
ST
ST
ST
ST
ST
ST
ST
ST
ST
ST
ST
ST
ST
ST
ST
ST
ST
ST
ST
ST
ST
ST
ST
ST
ST
= 0
= 0
= 0
= 0
= 0
= 0
= 0
= 0
= 0
= 0
are time
≤ 3
≤ 3
≤ 3
≤ 3
≤ 7
≤ 7
≤ 7
≤ 7
≤ 7
≤ 3
≤ 7
≤ 3
≤ 7
≤ 3
≤ 7
≤ 3
≤ 7
≤ 3
≤ 7
≤ 3
≤ 7

Related parts for DS80C410