TMP86xy46NG Toshiba, TMP86xy46NG Datasheet - Page 59

no-image

TMP86xy46NG

Manufacturer Part Number
TMP86xy46NG
Description
Manufacturer
Toshiba
Datasheet

Specifications of TMP86xy46NG

Package
SDIP42
Rom Types (m=mask,p=otp,f=flash)
M/P/F
Rom Size
8/16/32
Ram Size
512/512/1K
Driver Led
19
Driver Lcd
-
Spi/sio Channels
1
Uart/sio Channels
1
I2c/sio Channels
-
High-speed Serial Output
-
Adc 8-bit Channels
-
Adc 10-bit Channels
8
Da Converter Channels
-
Timer Counter 18-bit Channel
-
Timer Counter 16-bit Channel
1
Timer Counter 8-bit Channel
2
Motor Channels
-
Watchdog Timer
Y
Dual Clock
Y
Clock Gear
-
Number Of I/o Ports
33
Power Supply (v)
4.5 to 5.5
5.1 Port P0 (P07 to P00)
5. I/O Ports
5.1 Port P0 (P07 to P00)
P0PRD
(0008H)
Read only
(0000H)
and timer/counter input/output.
When used as an output port, the respective P0DR bit should be set to “0”. During reset, the output latch is initial-
ized to “1”.
ister should be read.
EINTCR). During reset, P00 port (
P0DR
R/W
Port P0 is an 8-bit input/output port which is also used as an external interrupt input, serial interface input/output
P0 port output latch (P0DR) and P0 port terminal input (P0PRD) are located on their respective address.
When read the output latch data, the P0DR should be read and when read the terminal input data, the P0PRD reg-
P00 port (
When used as an input port or a secondary function pins, the respective output latch (P0DR) should be set to “1”.
Output latch data (P0DR)
INT4
P07
P07
7
7
INT0
Port data (P0PRD)
) can be configured as either an I/O port or as external interrupt input with INT0EN (bit in
Control output
P06
SCK
P06
Control input
6
6
Data output
OUTEN
STOP
P05
P05
SI
5
5
INT0
P04
P04
SO
4
4
Output latch
) is configured as an input port.
D
Figure 5-2 Port 0
Q
TXD
P03
P03
3
3
Page 48
RXD
P02
P02
2
2
PWM4
PDO4
PPG4
P01
TC4
P01
1
1
P00
INT0
P00
0
0
(Initial value: 1111 1111)
P0i
Note: i = 7
to
TMP86PM46NG
0

Related parts for TMP86xy46NG