MT9080BPR Zarlink Semiconductor, Inc., MT9080BPR Datasheet - Page 8

no-image

MT9080BPR

Manufacturer Part Number
MT9080BPR
Description
SMX-Switch, SMX-Switch Matrix Module
Manufacturer
Zarlink Semiconductor, Inc.
Datasheet
MT9080B
Data is clocked out on D0
locations addressed sequentially by the internal
counter. This counter is incremented every second
clock period and is reset with FP. The frequency of
the clock signal used should be twice the data rate.
A timing diagram showing the relationship between
the data output and the clock signal is presented in
Figure. 8. With a clock rate of 16.384 MHz, the
maximum number of addresses that can be
generated in an 8 kHz frame period is 1024.
Microprocessor access timing is shown in Figures 28
and 29. During a microprocessor read cycle, DS low
indicates to the SMX that the processor is ready to
receive data. The SMX responds by pulling DTA low
when there is valid data present on the bus. The
processor latches the data in and sets DS high. The
SMX completes the bus cycle by disabling the DTA.
DS should be kept low until after DTA is issued by the
SMX. CS, R/W and the address lines should also be
asserted for the duration of the access. A MPU write
cycle is similar to the read cycle. Data will be latched
into the device approximately three clock (CK) cycles
after DS goes low. When the device has latched the
data in, it will pull DTA low. DS can subsequently be
set high.
2-108
Fig. 8 - Connect Memory Mode-1 Functional
Data
Out
FP
CK
Figure 7 - Connect Memory Modes Pinout
16
CS
DS
R/W
DTA
CD
D0-D15
A0-A15
CMOS
1023
CK
ME
Timing
o
-D15
0/1
Z
MODE
FP
o
Y
1
D0
from memory
o
-D15
0
ODE
X
0
o
16
Connect Memory Mode-2
Connect Memory Mode-2 is designed specifically for
2048 channel switching applications. Data is clocked
out on D0
memory locations addressed sequentially by the
internal counter (see Figure 9). This counter is
incremented with each clock period and is reset with
FP or when a count of 2047 is reached.
The clock frequency should be 16.384 MHz for a
connection memory designed to support a 2048
channel switch.
Microprocessor access is similar to Connect Memory
Mode-1.
Counter Mode
This mode is designed for 2048 channel switching
applications. In the counter mode all read and write
addresses are generated sequentially by the internal
11 bit counter. The 11 bit counter is incremented with
each clock pulse. It will wrap around when it reaches
a count of binary 2047 or when it is reset by FP. The
active input/output pins in this mode are illustrated in
Figure 10.
FP
CK
DATA
OUTPUT
Fig. 9 - Connect Memory Mode-2 Functional
16
Fig. 10 - Counter Mode Pinout
D0
o
-D15
i
-D15
CD
CK
i
o
2047
R/W
with every rising clock edge from
Timing
ME
0
FP
X
1
All other inputs should
be tied Low
D0
Y
1
0
o
-D15
ODE
DTA
CS
Z
0
o
2
16

Related parts for MT9080BPR