mpc8306 Freescale Semiconductor, Inc, mpc8306 Datasheet - Page 63

no-image

mpc8306

Manufacturer Part Number
mpc8306
Description
Powerquicc Ii Pro Integrated Communications Processor Family Hardware Specifications
Manufacturer
Freescale Semiconductor, Inc
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
mpc8306CVMABDCA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mpc8306CVMACDCA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mpc8306CVMADDCA
Manufacturer:
MAXIM
Quantity:
1 560
Part Number:
mpc8306CVMADDCA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mpc8306CVMAFDCA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mpc8306SCVMABDCA
Manufacturer:
FREESCAL
Quantity:
513
Part Number:
mpc8306SCVMABDCA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mpc8306SCVMABDCA
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
mpc8306SCVMADDCA
Manufacturer:
FREESCAL
Quantity:
642
Part Number:
mpc8306SCVMAFDCA
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
mpc8306VMADDCA
Manufacturer:
FREESCALE
Quantity:
101
The RCWL[CEVCOD] denotes the QUICC Engine PLL VCO internal frequency as shown in the
following table.
22.5
To simplify the PLL configurations, the MPC8306 might be separated into two clock domains. The first
domain contains the CSB PLL and the core PLL. The core PLL is connected serially to the CSB PLL, and
has the csb_clk as its input clock. The second clock domain has the QUICC Engine PLL. The clock
domains are independent, and each of their PLLs is configured separately.
The following table shows suggested PLL configurations for 33 and 66 MHz input clocks.
Freescale Semiconductor
RCWL[CEPMF]
MPC8306 PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 2
01001–11111
01000
00111
Suggested PLL Configurations
The VCO divider (RCWL[CEVCOD]) must be set properly so that the
QUICC Engine VCO frequency is in the range of 300–600 MHz. The
QUICC Engine frequency is not restricted by the CSB and core frequencies.
The CSB, core, and QUICC Engine frequencies should be selected
according to the performance requirements.
The QUICC Engine VCO frequency is derived from the following
equations:
qe_clk = (primary clock input × CEPMF)  (1 + CEPDF)
QUICC Engine VCO Frequency = qe_clk × VCO divider × (1 + CEPDF)
RCWL[CEVCOD]
Table 58. QUICC Engine PLL Multiplication Factors (continued)
RCWL[CEPDF]
00
01
10
11
0
0
0
Table 59. QUICC Engine PLL VCO Divider
QUICC Engine PLL Multiplication Factor = RCWL[CEPMF]/
NOTE
(1 + RCWL[CEPDF)
Reserved
 7
 8
VCO Divider
Reserved
2
4
8
Clocking
63

Related parts for mpc8306