lan9218i Standard Microsystems Corp., lan9218i Datasheet - Page 36

no-image

lan9218i

Manufacturer Part Number
lan9218i
Description
Lan9218i High-performance Single-chip 10/100 Ethernet Controller With Hp Auto-mdix And Industrial Temperature Support
Manufacturer
Standard Microsystems Corp.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
lan9218i-MT
Manufacturer:
Standard
Quantity:
1 981
Part Number:
lan9218i-MT
Manufacturer:
SMSC
Quantity:
6
Part Number:
lan9218i-MT
Manufacturer:
SMSC
Quantity:
20 000
Part Number:
lan9218i-MT
0
Revision 2.3 (08-06-08)
3.8.2.2
3.8.2.3
3.8.2.4
3.9
3.9.1
3.9.2
MAC Address Reload
The MAC address can be reloaded from the EEPROM via a host command to the E2P_CMD register.
If a value of 0xA5h is not found in the first address of the EEPROM, the EEPROM is assumed to be
un-programmed and MAC Address Reload operation will fail. The “MAC Address Loaded” bit indicates
a successful load of the MAC address. The EPC_LOAD bit is set after a successful reload of the MAC
address.
EEPROM Command and Data Registers
Refer to
"E2P_DATA – EEPROM Data Register," on page 92
Supported EEPROM operations are described in these sections.
EEPROM Timing
Refer to
The LAN9218i supports power-down modes to allow applications to minimize power consumption. The
following sections describe these modes.
System Description
Power is reduced to various modules by disabling the clocks as outlined in Table 3.9, “Power
Management States,” on page 38. All configuration data is saved when in either of the two low power
states. Register contents are not affected unless specifically indicated in the register description.
Functional Description
There is one normal operating power state, D0 and there are two power saving states: D1, and D2.
Upon entry into either of the two power saving states, only the PMT_CTRL register is accessible for
read operations. In either of the power saving states the READY bit in the PMT_CTRL register will be
cleared. Reads of any other addresses are forbidden until the READY bit is set. All writes, with the
exception of the wakeup write to BYTE_TEST, are also forbidden until the READY bit is set. Only when
in the D0 (Normal) state, when the READY bit is set, can the rest of the device be accessed.
Power Management
OPERATION
ERASE
WRITE
EWDS
EWEN
READ
WRAL
ERAL
Section 5.3.23, "E2P_CMD – EEPROM Command Register," on page 90
Section 6.9, "EEPROM Timing," on page 123
Table 3.8 Required EECLK Cycles
High-Performance Single-Chip 10/100 Ethernet Controller with HP Auto-MDIX and Industrial Temperature Support
DATASHEET
36
REQUIRED EECLK CYCLES
for detailed EEPROM timing specifications.
for a detailed description of these registers.
10
10
10
10
18
18
18
and
Section 5.3.24,
SMSC LAN9218i
Datasheet

Related parts for lan9218i