w25q80bv Winbond Electronics Corp America, w25q80bv Datasheet - Page 24

no-image

w25q80bv

Manufacturer Part Number
w25q80bv
Description
8m-bit Serial Flash Memory With Dual And Quad Spi
Manufacturer
Winbond Electronics Corp America
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
w25q80bvC1D
Quantity:
1 000
Company:
Part Number:
w25q80bvC1D
Quantity:
1 000
Part Number:
w25q80bvIG
Manufacturer:
WINBOND/华邦
Quantity:
20 000
Part Number:
w25q80bvSIG
Manufacturer:
WINBOND
Quantity:
21 660
Part Number:
w25q80bvSIG
Manufacturer:
WINBOND/华邦
Quantity:
20 000
Part Number:
w25q80bvSNIG
Manufacturer:
WINBOND/华邦
Quantity:
20 000
Part Number:
w25q80bvSSIG
Manufacturer:
Winbond
Quantity:
2 100
Part Number:
w25q80bvSSIG
Manufacturer:
WINBOND
Quantity:
192
Part Number:
w25q80bvSSIG
Manufacturer:
WINBOND/华邦
Quantity:
20 000
Part Number:
w25q80bvSSIG
0
Company:
Part Number:
w25q80bvSSIG
Quantity:
28
Company:
Part Number:
w25q80bvSSIG
Quantity:
28
Part Number:
w25q80bvUXIG
Manufacturer:
RICHTEK
Quantity:
3 492
Part Number:
w25q80bvZPIG
Manufacturer:
ATMEL
Quantity:
401
To complete the Write Status Register instruction, the /CS pin must be driven high after the eighth or
sixteenth bit of data that is clocked in. If this is not done the Write Status Register instruction will not be
executed. If /CS is driven high after the eighth clock (compatible with the 25X series) the CMP, QE and
SRP1 bits will be cleared to 0.
During non-volatile Status Register write operation (06h combined with 01h), after /CS is driven high, the
self-timed Write Status Register cycle will commence for a time duration of t
While the Write Status Register cycle is in progress, the Read Status Register instruction may still be
accessed to check the status of the BUSY bit. The BUSY bit is a 1 during the Write Status Register cycle
and a 0 when the cycle is finished and ready to accept other instructions again. After the Write Status
Register cycle has finished, the Write Enable Latch (WEL) bit in the Status Register will be cleared to 0.
During volatile Status Register write operation (50h combined with 01h), after /CS is driven high, the
Status Register bits will be refreshed to the new values within the time period of t
Characteristics). BUSY bit will remain 0 during the Status Register bit refresh period.
Please refer to 10.1 for detailed Status Register Bit descriptions. Factory default for all status Register
bits are 0.
Figure 8. Write Status Register Instruction Sequence Diagram
Status Register 1
Status Register 1
- 24 -
15 14 13 12 11 10
15 14 13 12 11 10
Status Register 2
Status Register 2
Status Register 2
W
(See AC Characteristics).
W25Q80BV
9
9
8
8
SHSL2
(See AC

Related parts for w25q80bv