w25q80bv Winbond Electronics Corp America, w25q80bv Datasheet - Page 33

no-image

w25q80bv

Manufacturer Part Number
w25q80bv
Description
8m-bit Serial Flash Memory With Dual And Quad Spi
Manufacturer
Winbond Electronics Corp America
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
w25q80bvC1D
Quantity:
1 000
Company:
Part Number:
w25q80bvC1D
Quantity:
1 000
Part Number:
w25q80bvIG
Manufacturer:
WINBOND/华邦
Quantity:
20 000
Part Number:
w25q80bvSIG
Manufacturer:
WINBOND
Quantity:
21 660
Part Number:
w25q80bvSIG
Manufacturer:
WINBOND/华邦
Quantity:
20 000
Part Number:
w25q80bvSNIG
Manufacturer:
WINBOND/华邦
Quantity:
20 000
Part Number:
w25q80bvSSIG
Manufacturer:
Winbond
Quantity:
2 100
Part Number:
w25q80bvSSIG
Manufacturer:
WINBOND
Quantity:
192
Part Number:
w25q80bvSSIG
Manufacturer:
WINBOND/华邦
Quantity:
20 000
Part Number:
w25q80bvSSIG
0
Company:
Part Number:
w25q80bvSSIG
Quantity:
28
Company:
Part Number:
w25q80bvSSIG
Quantity:
28
Part Number:
w25q80bvUXIG
Manufacturer:
RICHTEK
Quantity:
3 492
Part Number:
w25q80bvZPIG
Manufacturer:
ATMEL
Quantity:
401
10.2.16 Word Read Quad I/O (E7h)
The Word Read Quad I/O (E7h) instruction is similar to the Fast Read Quad I/O (EBh) instruction except
that the lowest Address bit (A0) must equal 0 and only two Dummy clock are required prior to the data
output. The Quad I/O dramatically reduces instruction overhead allowing faster random access for code
execution (XIP) directly from the Quad SPI. The Quad Enable bit (QE) of Status Register-2 must be set to
enable the Word Read Quad I/O Instruction.
Word Read Quad I/O with “Continuous Read Mode”
The Word Read Quad I/O instruction can further reduce instruction overhead through setting the
“Continuous Read Mode” bits (M7-0) after the input Address bits (A23-0), as shown in figure 15a. The
upper nibble of the (M7-4) controls the length of the next Fast Read Quad I/O instruction through the
inclusion or exclusion of the first byte instruction code. The lower nibble bits of the (M3-0) are don’t care
(“x”). However, the IO pins should be high-impedance prior to the falling edge of the first data out clock.
If the “Continuous Read Mode” bits M5-4 = (1,0), then the next Fast Read Quad I/O instruction (after /CS
is raised and then lowered) does not require the E7h instruction code, as shown in figure 15b. This
reduces the instruction sequence by eight clocks and allows the Read address to be immediately entered
after /CS is asserted low. If the “Continuous Read Mode” bits M5-4 do not equal to (1,0), the next
instruction (after /CS is raised and then lowered) requires the first byte instruction code, thus returning to
normal operation. A “Continuous Read Mode” Reset instruction can also be used to reset (M7-0) before
issuing normal instructions (See 10.2.20 for detail descriptions).
Figure 15a. Word Read Quad I/O Instruction Sequence (Initial instruction or previous M5-4
Instruction (E7h)
Instruction (E7h)
- 33 -
Publication Release Date: March 26, 2009
4
4
4
5
5
5
6
6
6
7
7
7
Byte 1
Byte 1
0
0
0
1
1
1
2
2
2
3
3
3
Byte 2
Byte 2
4
4
4
5
5
5
6
6
6
7
7
7
10)
Preliminary - Revision A
0
0
0
1
1
1
2
2
2
3
3
3
W25Q80BV
Byte 3
Byte 3
4
4
4
5
5
5
6
6
6
7
7
7
0
0
0
1
1
1
2
2
2
3
3
3

Related parts for w25q80bv