m58lt256jsb STMicroelectronics, m58lt256jsb Datasheet - Page 46

no-image

m58lt256jsb

Manufacturer Part Number
m58lt256jsb
Description
256 Mbit 16 Mb 16, Multiple Bank, Multilevel, Burst 1.8 V Supply, Secure Flash Memories
Manufacturer
STMicroelectronics
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M58LT256JSB
Manufacturer:
ST
0
Part Number:
m58lt256jsb8ZA6
Manufacturer:
ST
0
Part Number:
m58lt256jsb8ZA6E
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
m58lt256jsb8ZA6F
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Read modes
7.3
46/108
WAIT being gated by E, it remains active and does not revert to high impedance when G
goes High. So if two or more devices are connected to the system’s READY signal, to
prevent bus contention the WAIT signal of the M58LT256JST/B should not be directly
connected to the system’s READY signal.
WAIT reverts to high-impedance when Chip Enable, E, goes High.
See
suspend AC waveforms
Single synchronous read mode
Single synchronous read operations are similar to synchronous burst read operations,
except that the memory outputs the same data to the end of the operation.
Synchronous single reads are used to read the electronic signature, Status Register, CFI,
block protection status, Configuration Register status or Protection Register. When the
addressed bank is in read CFI, read Status Register or read electronic signature mode, the
WAIT signal is asserted during the X latency and at the end of a 4, 8 and 16-word burst. It is
only de-asserted when output data are valid.
See
AC waveforms
Table 23: Synchronous read AC characteristics
Table 23: Synchronous read AC characteristics
for details.
for details.
and
and
Figure 13: Synchronous burst read
Figure 11: Synchronous burst read
M58LT256JST, M58LT256JSB

Related parts for m58lt256jsb