sc16c654 NXP Semiconductors, sc16c654 Datasheet - Page 26

no-image

sc16c654

Manufacturer Part Number
sc16c654
Description
Quad Uart With 64-byte Fifo And Infrared Irda Encoder/decoder
Manufacturer
NXP Semiconductors
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
sc16c654B
Manufacturer:
PHILIPS
Quantity:
132
Part Number:
sc16c654B
Manufacturer:
FUJ
Quantity:
30
Part Number:
sc16c654B1A68
Manufacturer:
PHI
Quantity:
20 000
Part Number:
sc16c654BIA68
Manufacturer:
NXP
Quantity:
152
Part Number:
sc16c654BIA68,512
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
sc16c654BIA68,518
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
sc16c654BIA68,529
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
sc16c654BIB64
Manufacturer:
VISHAY
Quantity:
100
Part Number:
sc16c654BIB64,128
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
sc16c654BIB64,151
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
sc16c654BIB64,151
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
sc16c654BIBM
Manufacturer:
NXP
Quantity:
291
Philips Semiconductors
9397 750 11617
Product data
7.5 Line Control Register (LCR)
The Line Control Register is used to specify the asynchronous data communication
format. The word length, the number of stop bits, and the parity are selected by
writing the appropriate bits in this register.
Table 15:
Bit
7
6
5
4
3
2
1-0
Line Control Register bits description
Symbol
LCR[7]
LCR[6]
LCR[5]
LCR[4]
LCR[3]
LCR[2]
LCR[1-0]
Quad UART with 64-byte FIFO and infrared (IrDA) encoder/decoder
Rev. 04 — 19 June 2003
Description
Divisor latch enable. The internal baud rate counter latch and
Enhance Feature mode enable.
Set break. When enabled, the Break control bit causes a break
condition to be transmitted (the TX output is forced to a logic 0
state). This condition exists until disabled by setting LCR[6] to a
logic 0.
Set parity. If the parity bit is enabled, LCR[5] selects the forced
parity format. Programs the parity conditions (see
Even parity. If the parity bit is enabled with LCR[3] set to a logic 1,
LCR[4] selects the even or odd parity format.
Parity enable. Parity or no parity can be selected via this bit.
Stop bits. The length of stop bit is specified by this bit in
conjunction with the programmed word length (see
Word length bits 1, 0. These two bits specify the word length to be
transmitted or received (see
Logic 0 = Divisor latch disabled (normal default condition).
Logic 1 = Divisor latch and enhanced feature register enabled.
Logic 0 = no TX break condition (normal default condition).
Logic 1 = forces the transmitter output (TX) to a logic 0 for
alerting the remote receiver to a line break condition.
Logic 0 = parity is not forced (normal default condition).
LCR[5] = logic 1 and LCR[4] = logic 0: parity bit is forced to a
logical 1 for the transmit and receive data.
LCR[5] = logic 1 and LCR[4] = logic 1: parity bit is forced to a
logical 0 for the transmit and receive data.
Logic 0 = ODD Parity is generated by forcing an odd number of
logic 1s in the transmitted data. The receiver must be
programmed to check the same format (normal default
condition).
Logic 1 = EVEN Parity is generated by forcing an even number
of logic 1s in the transmitted data. The receiver must be
programmed to check the same format.
Logic 0 = no parity (normal default condition).
Logic 1 = a parity bit is generated during the transmission,
receiver checks the data and parity for transmission errors.
Logic 0 or cleared = default condition.
Logic 0 or cleared = default condition.
Table
SC16C654/654D
© Koninklijke Philips Electronics N.V. 2003. All rights reserved.
18).
Table
Table
16).
17).
26 of 52

Related parts for sc16c654