sc16c852viet NXP Semiconductors, sc16c852viet Datasheet - Page 24

no-image

sc16c852viet

Manufacturer Part Number
sc16c852viet
Description
Sc16c852v 1.8 V Dual Uart, 5 Mbit/s Max. With 128-byte Fifos, Infrared Irda , And Xscale Vlio Bus Interface
Manufacturer
NXP Semiconductors
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SC16C852VIET
Manufacturer:
NXP
Quantity:
1 469
Part Number:
sc16c852viet,115
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
sc16c852viet,118
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
sc16c852viet,151
Manufacturer:
LT
Quantity:
595
Part Number:
sc16c852viet,151
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
sc16c852viet,157
Manufacturer:
NXP Semiconductors
Quantity:
10 000
NXP Semiconductors
SC16C852V_4
Product data sheet
7.2.1 IER versus transmit/receive FIFO interrupt mode operation
7.2.2 IER versus receive/transmit FIFO polled mode operation
Table 10.
When the receive FIFO is enabled (FCR[0] = logic 1), and receive interrupts
(IER[0] = logic 1) are enabled, the receive interrupts and register status will reflect the
following:
When FCR[0] = logic 1, setting IER[3:0] = zeroes puts the SC16C852V in the FIFO polled
mode of operation. In this mode, interrupts are not generated and the user must poll the
LSR register for TX and/or RX data status. Since the receiver and transmitter have
separate bits in the LSR either or both can be used in the polled mode by selecting
respective transmit or receive control bit(s).
Bit
1
0
The receive RXRDY interrupt (Level 2 ISR interrupt) is issued to the external CPU
when the receive FIFO has reached the programmed trigger level. It will be cleared
when the receive FIFO drops below the programmed trigger level.
Receive FIFO status will also be reflected in the user accessible ISR register when
the receive FIFO trigger level is reached. Both the ISR register receive status bit and
the interrupt will be cleared when the FIFO drops below the trigger level.
The receive data ready bit (LSR[0]) is set as soon as a character is transferred from
the shift register (RSR) to the receive FIFO. It is reset when the FIFO is empty.
When the Transmit FIFO and interrupts are enabled, an interrupt is generated when
the transmit FIFO is empty due to the unloading of the data by the TSR and UART for
transmission via the transmission media. The interrupt is cleared either by reading the
ISR, or by loading the THR with new data characters.
LSR[0] will be a logic 1 as long as there is one byte in the receive FIFO.
LSR[4:1] will provide the type of receive errors, or a receive break, if encountered.
LSR[5] will indicate when the transmit FIFO is empty.
LSR[6] will indicate when both the transmit FIFO and transmit shift register are empty.
LSR[7] will show if any FIFO data errors occurred.
Symbol Description
IER[1]
IER[0]
Interrupt Enable Register bits description
Transmit Holding Register interrupt. In the non-FIFO mode, this interrupt will be
issued whenever the THR is empty, and is associated with LSR[5]. In the FIFO
modes, this interrupt will be issued whenever the FIFO is empty.
Receive Holding Register interrupt. In the non-FIFO mode, this interrupt will be
issued when the RHR has data, or is cleared when the RHR is empty. In the FIFO
mode, this interrupt will be issued when the FIFO has reached the programmed
trigger level or is cleared when the FIFO drops below the trigger level.
Dual UART with 128-byte FIFOs, IrDA, and XScale VLIO bus interface
logic 0 = disable the Transmit Holding Register Empty (TXRDY) interrupt
(normal default condition)
logic 1 = enable the TXRDY (ISR level 3) interrupt
logic 0 = disable the receiver ready (ISR level 2, RXRDY) interrupt (normal
default condition)
logic 1 = enable the RXRDY (ISR level 2) interrupt
Rev. 04 — 14 January 2008
…continued
SC16C852V
© NXP B.V. 2008. All rights reserved.
24 of 54

Related parts for sc16c852viet