xr20m1170 Exar Corporation, xr20m1170 Datasheet - Page 29

no-image

xr20m1170

Manufacturer Part Number
xr20m1170
Description
I2c/spi Uart With 64-byte Fifo
Manufacturer
Exar Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
xr20m1170BF244
Manufacturer:
XR
Quantity:
20 000
Part Number:
xr20m1170IG16-F
Manufacturer:
Exar
Quantity:
252
Part Number:
xr20m1170IG16-F
Manufacturer:
EXAR/艾科嘉
Quantity:
20 000
Company:
Part Number:
xr20m1170IG16-F
Quantity:
1 643
Part Number:
xr20m1170IG16TR-F
Manufacturer:
EXAR/艾科嘉
Quantity:
20 000
Part Number:
xr20m1170IG16TR-F
0
Part Number:
xr20m1170IG24-F
Manufacturer:
ADI
Quantity:
542
Part Number:
xr20m1170IG24-F
Manufacturer:
EXAR/艾科嘉
Quantity:
20 000
Company:
Part Number:
xr20m1170IG24-F
Quantity:
324
Part Number:
xr20m1170IL16-F
Manufacturer:
EXAR
Quantity:
2 243
Part Number:
xr20m1170IL16-F
Manufacturer:
EXAR/艾科嘉
Quantity:
20 000
Part Number:
xr20m1170IL24-F
Manufacturer:
EXAR
Quantity:
865
Company:
Part Number:
xr20m1170IL24TR-F
Quantity:
3 965
REV. 1.0.0
]
ISR[0]: Interrupt Status
ISR[3:1]: Interrupt Status
These bits indicate the source for a pending interrupt at interrupt priority levels (See Interrupt Source
ISR[4]: Xoff/Xon or Special Character Interrupt Status
This bit is set when EFR[4] = 1 and IER[5] = 1. ISR bit-4 indicates that the receiver detected a data match of
the Xoff character(s). If this is an Xoff interrupt, it is cleared when XON is received. If it is a special character
interrupt, it is cleared by reading ISR.
ISR[5]: RTS#/CTS# Interrupt Status
This bit is enabled when EFR[4] = 1. ISR bit-5 indicates that the CTS# or RTS# has been de-asserted.
ISR[7:6]: FIFO Enable Status
These bits are set to a logic 0 when the FIFOs are disabled. They are set to a logic 1 when the FIFOs are
enabled.
This register is used to enable the FIFOs, clear the FIFOs, set the transmit/receive FIFO trigger levels, and
select the DMA mode. The DMA, and FIFO modes are defined as follows:
FCR[0]: TX and RX FIFO Enable
4.5
P
Logic 0 = An interrupt is pending and the ISR contents may be used as a pointer to the appropriate interrupt
service routine.
Logic 1 = No interrupt pending (default condition).
Logic 0 = Disable the transmit and receive FIFO (default).
Logic 1 = Enable the transmit and receive FIFOs. This bit must be set to logic 1 when other FCR bits are
written or they will not be programmed.
L
RIORITY
EVEL
1
2
3
4
5
6
7
8
-
FIFO Control Register (FCR) - Write-Only
B
IT
0
0
0
0
0
1
0
1
0
-5
B
IT
0
0
0
0
0
1
1
0
0
-4
ISR R
B
EGISTER
IT
T
0
1
0
0
0
0
0
0
0
ABLE
-3
B
9: I
S
IT
TATUS
1
1
1
0
0
0
0
0
0
-2
NTERRUPT
B
B
ITS
IT
1
0
0
1
0
0
0
0
0
-1
S
OURCE AND
29
B
IT
0
0
0
0
0
0
0
0
1
-0
LSR (Receiver Line Status Register)
RXRDY (Receive Data Time-out)
RXRDY (Received Data Ready)
TXRDY (Transmit Ready)
MSR (Modem Status Register)
GPIO (General Purpose Inputs)
RXRDY (Received Xoff or Special character)
CTS#, RTS# change of state
None (default)
P
RIORITY
I2C/SPI UART WITH 64-BYTE FIFO
L
EVEL
S
OURCE OF INTERRUPT
XR20M1170
Table
9).

Related parts for xr20m1170