isppac-clk5620v-01t48c Lattice Semiconductor Corp., isppac-clk5620v-01t48c Datasheet - Page 23

no-image

isppac-clk5620v-01t48c

Manufacturer Part Number
isppac-clk5620v-01t48c
Description
In-system Programmable, Zero-delay Clock Generator With Universal Fan-out Buffer
Manufacturer
Lattice Semiconductor Corp.
Datasheet
Lattice Semiconductor
In the case where an output bank is unused, the associated VCCO pin may be either left floating or tied to ground
to reduce quiescent power consumption. We recommend, however, that all unused VCCO pins be tied to ground
where possible. All GND0 pins must be tied to ground, regardless of whether or not the associated bank is used.
Figure 19. ispClock5600 Output Driver and Skew Control
Each of the ispClock5600’s output driver banks can be configured to support the following logic outputs:
To provide LVTTL, LVCMOS, SSTL2, SSTL3, and HSTL outputs, the CMOS output drivers in each bank are
enabled. These circuits provide logic outputs which swing from ground to the VCCO supply rail. The choice of
VCCO to be supplied to a given bank is determined by the logic standard to which that bank is configured. Because
each pair of outputs has its own VCCO supply pin, each bank can be independently configured to support a differ-
ent logic standard. Note that the two outputs associated with a bank must necessarily be configured to the same
logic standard. The source impedance of each of the two outputs in each bank may be independently set over a
range of 40
mination is desired on a given output.
Control of output slew rate is also provided in LVTTL, LVCMOS, SSTL2, SSTL3, and HSTL output modes. Four
output slew-rate settings are provided, as specified in the “Output Rise Times” and “Output Fall Times” tables in this
data sheet.
To provide LVDS and differential LVPECL outputs, a separate internal driver is used which provides the correct
LVDS or LVPECL logic levels when operating from a 3.3V VCCO. Because both LVDS and differential LVPECL
transmission lines are normally terminated with a single 100
• LVTTL
• LVCMOS (1.8V, 2.5V, 3.3V)
• SSTL2
• SSTL3
• HSTL
• LVDS
• Differential LVPECL (3.3V)
From V-Dividers
to 70
in 5
steps. A low impedance option ( 20 ) is also provided for cases where low source ter-
Adjust
Adjust
Skew
Skew
Control
Control
Control
23
OE
OE
OE
‘B’ output Driver
Single-ended
‘A’ output Driver
Single-ended
resistor between the ‘+’ and ‘-’ signal lines at the far
(PECL/LVDS)
Differential
ispClock5600 Family Data Sheet
Driver
BANKxA
BANKxB

Related parts for isppac-clk5620v-01t48c