ia186es Innovasic Semiconductor Inc., ia186es Datasheet - Page 66

no-image

ia186es

Manufacturer Part Number
ia186es
Description
8-bit/16-bit Microcontrollers
Manufacturer
Innovasic Semiconductor Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ia186es-PQF100I-R-03
Manufacturer:
INNOVASIC
Quantity:
1 704
Part Number:
ia186es-PQF100I-R-03
Manufacturer:
Innovasic Semiconductor
Quantity:
10 000
Company:
Part Number:
ia186es-PQF100I-R-03
Quantity:
11
Part Number:
ia186es-PTQ100I-R-03
Manufacturer:
TOSHIBA
Quantity:
53
Part Number:
ia186es-PTQ100I-R-03
Manufacturer:
Innovasic Semiconductor
Quantity:
10 000
Part Number:
ia186esPQF100IR03
Manufacturer:
ADI/亚德诺
Quantity:
20 000
IA186ES/IA188ES
8-Bit/16-Bit Microcontrollers
5.1.5
The SYStem CONfiguration Register controls several miscellaneous system I/O and timing
functions. The SYSCON contains 0000h at reset (see Table 21).
Table 21. System Configuration Register
PSEN
15
Note: The value of PSEN is not restored upon execution of an IRET
instruction.
Bit [1]—MSIZ (IA186ES only) → When set to 1, 8-bit data accesses are performed in
middle chip-select (mcs_n) space and peripheral chip-select space (psc_n—but only if
pcs_n is mapped to memory). When 0, 16-bit data accesses are performed.
Bit [0]—IOSIZ (IA186ES only) → When set to 1, 8-bit data accesses are performed in all
I/O space. When 0, 16-bit data accesses are performed.
Bit [15]—PSEN → When set to 1, enables the power-save mode causing the internal
operating clock to be divided by the value in F2–F0. External or internal interrupts clear
PSEN automatically. Software interrupts and exceptions do not.
Bit [14]—MCSBIT → When set to 1, mcs0_n is active over the entire MCS range, thus
freeing msc2 _n and mcs1_n to be used as PIO. When 0, it behaves normally.
Bit [13]—DSDEN → When set to 1, the ds_n/den_n pin functions as ds_n. When 0, it
functions as den_n. See the individual pin descriptions for details of data strobe (ds_n)
mode versus data enable (den_n) mode.
Bit [12]—PWD → When set to 1, the pulse width demodulator is enabled. When 0, it is
disabled.
Bit [11]—CBF → When set to 1, the clkoutb output follows the input crystal (PLL)
frequency. When 0, it follows the internal clock frequency after the clock divider.
Bit [10]—CBD → When set to 1, the clkoutb output is driven low. When 0, it is driven
as an output per the CBF bit.
Bit [9]—CAF → When set to 1, the clkouta output follows the input crystal (PLL)
frequency. When 0, it follows the internal clock frequency after the clock divider.
SYSCON (0f0h)
MCSBIT
14
DSDEN
®
13
PWD
12
CBF
11
UNCONTROLLED WHEN PRINTED OR COPIED
CBD
10
Page 66 of 154
IA211050902-15
CAF
9
CAD
8
7
6
RES
5
4
3
December 24, 2008
http://www.Innovasic.com
F2
2
Customer Support:
F1
1
Data Sheet
1-888-824-4184
F0
0

Related parts for ia186es