ia186es Innovasic Semiconductor Inc., ia186es Datasheet - Page 69

no-image

ia186es

Manufacturer Part Number
ia186es
Description
8-bit/16-bit Microcontrollers
Manufacturer
Innovasic Semiconductor Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ia186es-PQF100I-R-03
Manufacturer:
INNOVASIC
Quantity:
1 704
Part Number:
ia186es-PQF100I-R-03
Manufacturer:
Innovasic Semiconductor
Quantity:
10 000
Company:
Part Number:
ia186es-PQF100I-R-03
Quantity:
11
Part Number:
ia186es-PTQ100I-R-03
Manufacturer:
TOSHIBA
Quantity:
53
Part Number:
ia186es-PTQ100I-R-03
Manufacturer:
Innovasic Semiconductor
Quantity:
10 000
Part Number:
ia186esPQF100IR03
Manufacturer:
ADI/亚德诺
Quantity:
20 000
IA186ES/IA188ES
8-Bit/16-Bit Microcontrollers
5.1.8
The Count for Dynamic RAM (CDRAM) Refresh Control Register determines the period
between refresh cycles. The CDRAM register is undefined at reset (see Table 24).
Table 24. Count for Dynamic RAM Refresh Control Register
5.1.9
The Memory Partition for Dynamic RAM (MDRAM) Refresh Control Register holds the a19–
a13 address bits of the 20-bit base refresh address. The MDRAM register contains 0000h at
reset (see Table 25).
Table 25. Memory Partition for Dynamic RAM Refresh Control Register
5.1.10 D1CON (0dah) and D0CON (0cah)
DMA CONtrol Registers. DMA Control Registers control operation of the two DMA channels.
The D0CON and D1CON registers are undefined at reset, except ST which is set to 0 (see
Table 26).
Table 26. DMA Control Registers
15
15
DM/IOn DDEC DINC SM/Ion SDEC SINC TC INT SYN1–SYN0 P TDRQ EXT CHG ST Bn/W
0
15
14
14
0
Bits [15–9]—Reserved → These bits read back as 0.
Bits [8–0]—RC [8–0] → These bits hold the clock count interval between refresh cycles.
In power-save mode, the refresh counter value should be adjusted to account for the clock
divider value in SYSCON.
Bits [15–9]—M [6–0] → Upper bits corresponding to address bits a19–a13 of the 20-bit
memory refresh address. These bits are not available on the a19–a0 bus. When using
PSRAM mode, M6–M0 must be programmed to 0000000b.
Bits [8–0]—Reserved → These bits read back as 0.
CDRAM (0e2h)
MDRAM (0e0h)
13
13
14
0
M [6–0]
12
12
0
13
11
11
0
®
12
10
10
0
9
0
9
11
8
8
0
10
7
7
0
UNCONTROLLED WHEN PRINTED OR COPIED
6
6
0
9
5
RC [8–0]
5
0
8
Page 69 of 154
IA211050902-15
4
4
0
7
3
3
0
2
2
0
6
1
1
0
5
0
0
0
4
3
2
December 24, 2008
http://www.Innovasic.com
1
Customer Support:
0
Data Sheet
1-888-824-4184

Related parts for ia186es