zl50063 Zarlink Semiconductor, zl50063 Datasheet - Page 27

no-image

zl50063

Manufacturer Part Number
zl50063
Description
16k-channel Digital Switch With High Jitter Tolerance, Single Rate 32mbps , And 32 Inputs And 32 Output
Manufacturer
Zarlink Semiconductor
Datasheet
The Backplane Block Programming data bits, BBPD[2:0], of the Block Programming Register, will be loaded into
bits[15:13] respectively, of the Backplane Connection Memory. The remaining bit positions are loaded with zeros as
shown in Table 4.
The Block Programming Register bit, BPE will be automatically reset LOW within 125 s, to indicate completion of
memory programming.
The Block Programming Mode can be terminated at any time prior to completion by clearing the BPE bit of the
Block Programming Register or the MBP bit of the Control Register.
Note that the default values (LOW) of LBPD[2:0] and BBPD[2:0] of the Block Programming Register, following a
device reset, can be used.
During reset, all output channels go HIGH or high impedance, depending on the value of the LORS and BORS
pins, irrespective of the values in bits[14:13] of the connection memory.
9.0
As operation of the memory BIST will corrupt existing data, this test must only be instigated when the device is
placed “out-of-service” or isolated from live traffic.
The memory BIST mode is enabled through the microprocessor port (Section 13.7, Memory BIST Register).
Internal BIST memory controllers generate the memory test pattern (S-march) and control the memory test. The
memory test result is monitored through the Memory BIST Register.
10.0
The ZL50063 JTAG interface conforms to the IEEE 1149.1 standard. The operation of the boundary-scan circuit
shall be controlled by an external Test Access Port (TAP) Controller.
10.1
The Test Access Port (TAP) consists of four input pins and one output pin described as follows:
BBPD2
LBPD2
Test Clock Input (TCK)
TCK provides the clock for the TAP Controller and is independent of any on-chip clock. TCK permits the
shifting of test data into or out of the Boundary-Scan register cells under the control of the TAP Controller in
Boundary-Scan Mode.
Test Mode Select Input (TMS)
The TAP controller uses the logic signals applied to the TMS input to control test operations. The TMS
signals are sampled at the rising edge of the TCK pulse. This pin in internally pulled to V
driven from an external source.
15
15
Memory Built-In-Self-Test (BIST) Mode
Test Access Port (TAP)
JTAG Port
BBPD1
LBPD1
14
14
Table 4 - Backplane Connection Memory in Block Programming Mode
Table 3 - Local Connection Memory in Block Programming Mode
LBPD0
BBPD0
13
13
12
0
12
0
11
0
11
0
Zarlink Semiconductor Inc.
10
0
10
ZL50063
0
9
0
27
9
0
8
0
8
0
7
0
7
0
6
0
6
0
5
0
5
0
4
0
4
0
3
0
3
0
DD_IO
2
0
2
0
Data Sheet
when not
1
0
1
0
0
0
0
0

Related parts for zl50063