PF38F5070M0Y0T0 NUMONYX [Numonyx B.V], PF38F5070M0Y0T0 Datasheet - Page 7

no-image

PF38F5070M0Y0T0

Manufacturer Part Number
PF38F5070M0Y0T0
Description
Numonyx StrataFlash Wireless Memory
Manufacturer
NUMONYX [Numonyx B.V]
Datasheet
Numonyx™ StrataFlash
1.0
1.1
1.2
November 2007
Order Number: 313295-04
1.8 V
1.8 V Extended Range
VPP = 9.0 V
Block
Main block
Parameter block
Top parameter device
Partition
Main partition
Parameter partition
CUI
MLC
OTP
PLR
PR
Introduction
This document provides information about the Numonyx™ StrataFlash
Memory (L18) with AD-Multiplexed I/O device. This document describes device
features, operation, and specifications.
The Numonyx™ StrataFlash
is the latest generation of Intel StrataFlash
partition, dual operation. It provides high performance asynchronous read mode and
synchronous-burst read mode using 1.8 V low-voltage, multi-level cell (MLC)
technology.
The multiple-partition architecture enables background programming or erasing to
occur in one partition while code execution or data reads take place in another
partition. This dual-operation architecture also allows two processors to interleave code
operations while program and erase operations take place in the background. 8-Mbit
partitions allow system designers to choose the size of the code and data segments.
The Numonyx™ StrataFlash
manufactured using Intel 0.13 µm ETOX™ VIII process technology, available in
industry-standard chip scale packaging.
Nomenclature
Acronyms
®
Wireless Memory (L18 AD-Mux)
A group of bits, bytes or words within the flash memory array that erase simultaneously when the
Erase command is issued to the device. The device has two block sizes: 16K-Word and 64K-Word.
An array block that is usually used to store code and/or data. Main blocks are larger than parameter
blocks.
An array block that is usually used to store frequently changing data or small system parameters
that traditionally would be stored in EEPROM.
Previously referred to as a top-boot device, a device with its parameter partition located at the
highest physical address of its memory map. Parameter blocks within a parameter partition are
located at the highest physical address of the parameter partition.
A group of blocks that share common program/erase circuitry. Blocks within a partition also share a
common status register. If any block within a partition is being programmed or erased, only status
register data (rather than array data) is available when any address within that partition is read.
A partition containing only main blocks.
A partition containing parameter blocks and main blocks.
Vcc voltage range of 1.7 V – 2.0 V (except where noted)
Vccq voltage range of 1.35 V – 2.0 V
VPP voltage range of 8.5 V – 9.5 V
Command User Interface
Multi-Level Cell
One-Time Programmable
Protection Lock Register
Protection Register
®
®
Wireless Memory (L18) with AD-Multiplexed I/O device is
Wireless Memory (L18) with AD-Multiplexed I/O product
®
memory featuring flexible, multiple-
®
Wireless
Datasheet
7

Related parts for PF38F5070M0Y0T0