ADV7177 Analog Devices, ADV7177 Datasheet - Page 7

no-image

ADV7177

Manufacturer Part Number
ADV7177
Description
Integrated Digital CCIR-601 to PAL/NTSC Video Encoder
Manufacturer
Analog Devices
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ADV7177KS
Manufacturer:
AD
Quantity:
5 510
Part Number:
ADV7177KS
Manufacturer:
OMRON
Quantity:
5 510
Part Number:
ADV7177KS
Manufacturer:
ADI
Quantity:
210
Part Number:
ADV7177KSZ
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
ADV7177KSZ
Manufacturer:
AD
Quantity:
1 000
Part Number:
ADV7177KSZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
ADV7177KSZ-REEL
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
ADV7177KSZ-REEL
Manufacturer:
ADI/亚德诺
Quantity:
20 000
3.3 V TIMING SPECIFICATIONS
Parameter
MPU PORT
ANALOG OUTPUTS
CLOCK CONTROL
AND PIXEL PORT
RESET CONTROL
INTERNAL CLOCK CONTROL
OSD TIMING
NOTES
1
2
3
4
5
6
Specifications subject to change without notice.
REV. 0
The max/min specifications are guaranteed over this range.
Temperature range T
TTL input values are 0 to 3 volts, with input rise/fall times
outputs. Analog output load
Guaranteed by characterization.
Output delay measured from the 50% point of the rising edge of CLOCK to the 50% point of full-scale transition.
Pixel Port consists of the following:
Pixel Inputs:
Pixel Controls:
Clock Input:
SCLOCK Frequency
SCLOCK High Pulsewidth, t
SCLOCK Low Pulsewidth, t
Hold Time (Start Condition), t
Setup Time (Start Condition), t
Data Setup Time, t
SDATA, SCLOCK Rise Time, t
SDATA, SCLOCK Fall Time, t
Setup Time (Stop Condition), t
Analog Output Delay
DAC Analog Output Skew
f
Clock High Time, t
Clock Low Time, t
Data Setup Time, t
Data Hold Time, t
Control Setup Time, t
Control Hold Time, t
Digital Output Access Time, t
Digital Output Hold Time, t
Pipeline Delay, t
RESET Low Time
Clock/2 Rise Time, t
Clock/2 Fall Time, t
OSD Setup Time, t
OSD Hold Time, t
CLOCK
3, 4
4
MIN
15
P15–P0
HSYNC, FIELD/VSYNC, BLANK
CLOCK
3, 4, 6
3, 4
12
to T
10
19
5
11
9
18
17
3, 5
16
12
11
MAX
10 pF.
: 0 C to +70 C.
14
2
1
13
3
8
4
7
6
Conditions
After This Period the First Clock Is Generated
Repeated for Start Condition
(V
otherwise noted.)
AA
3 ns, measured between the 10% and 90% points. Timing reference points at 50% for inputs and
= +3.0 V–3.6 V
–7–
1
, V
REF
= 1.235 V, R
SET
= 300
Min
0
4.0
4.7
4.0
4.7
250
4.7
8
8
3.5
4
4
3
6
. All specifications T
Typ
7
0
27
4
37
10
10
10
2
ADV7177/ADV7178
Max
100
1
300
24
MIN
to T
MAX
Units
kHz
ns
ns
ns
ns
MHz
ns
ns
ns
ns
ns
ns
ns
ns
Clock Cycles
ns
ns
ns
ns
ns
s
s
s
s
s
s
2
unless

Related parts for ADV7177