HYB18T512800BF QIMONDA [Qimonda AG], HYB18T512800BF Datasheet - Page 16

no-image

HYB18T512800BF

Manufacturer Part Number
HYB18T512800BF
Description
240-Pin Registered DDR2 SDRAM Modules
Manufacturer
QIMONDA [Qimonda AG]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HYB18T512800BF-2.5
Manufacturer:
Qimonda
Quantity:
10 000
Part Number:
HYB18T512800BF-3.7
Manufacturer:
QIMONDA
Quantity:
480
Part Number:
HYB18T512800BF-3.7
Manufacturer:
Qimonda
Quantity:
10 000
Part Number:
HYB18T512800BF-3S
Manufacturer:
QIMONDA
Quantity:
1 892
Part Number:
HYB18T512800BF-3S
Manufacturer:
Qimonda
Quantity:
10 000
3.3
3.3.1
All Speed grades faster than DDR2-DDR400B comply with DDR2-DDR400B timing specifications(
Speed Grade Definition Tables:
1) Timings are guaranteed with CK/CK differential Slew Rate of 2.0 V/ns. For DQS signals timings are guaranteed with a differential Slew
2) The CK/CK input reference level (for timing reference to CK/CK) is the point at which CK and CK cross. The DQS / DQS, RDQS / RDQS,
3) Inputs are not recognized as valid until
4) The output timing reference voltage level is
5)
Rev. 1.1, 2007-03
03292006-EO3M-LEK7
Speed Grade
QAG Sort Name
CAS-RCD-RP latencies
Parameter
Clock Frequency
Row Active Time
Row Cycle Time
RAS-CAS-Delay
Row Precharge Time
Rate of 2.0 V/ns in differential strobe mode and a Slew Rate of 1 V/ns in single ended mode. Timings are further guaranteed for normal
OCD drive strength (EMRS(1) A1 = 0)
input reference level is the crosspoint when in differential strobe mode.
t
RAS.MAX
is calculated from the maximum amount of time a DDR2 device can operate without a refresh command which is equal to 9 x
Component AC Characteristics
Speed Grade Definitions
@ CL = 3
@ CL = 4
@ CL = 5
@ CL = 6
Table 12
V
REF
for DDR2–800,
V
stabilizes. During the period before
TT
Symbol
t
t
t
t
t
t
t
t
.
CK
CK
CK
CK
RAS
RC
RCD
RP
Table 13
DDR2–800D
–2.5F
5–5–5
Min.
5
3.75
2.5
2.5
45
57.5
12.5
12.5
16
Speed Grade Definition Speed Bins for DDR2–800
for DDR2–667 and
8
Max.
8
8
8
70000
HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
V
REF
stabilizes, CKE = 0.2 x
DDR2–800E
–2.5
6–6–6
Min.
5
3.75
3
2.5
45
60
15
15
240-Pin Registered DDR2 SDRAM
Table 14
8
8
8
Max.
8
70000
for DDR2–553C
t
CK
V
= 5ns with
DDQ
Internet Data Sheet
Unit
t
ns
ns
ns
ns
ns
ns
ns
ns
CK
is recognized as low.
TABLE 12
t
RAS
Note
1)2)3)4)
1)2)3)4)
1)2)3)4)
1)2)3)4)
1)2)3)4)5)
1)2)3)4)
1)2)3)4)
1)2)3)4)
= 40ns).
t
REFI
.

Related parts for HYB18T512800BF