ZL50130PBGA ZARLINK [Zarlink Semiconductor Inc], ZL50130PBGA Datasheet - Page 47

no-image

ZL50130PBGA

Manufacturer Part Number
ZL50130PBGA
Description
Ethernet Pseudo-Wires across a PSN
Manufacturer
ZARLINK [Zarlink Semiconductor Inc]
Datasheet
9.3
Note 1:
Note 2:
CPU_CLK Period
CPU_CLK High Time
CPU_CLK Low Time
CPU_CLK Rise Time
CPU_CLK Fall Time
CPU_ADDR[23:2] Setup Time
CPU_ADDR[23:2] Hold Time
CPU_DATA[31:0] Setup Time
CPU_DATA[31:0] Hold Time
CPU_CS Setup Time
CPU_CS Hold Time
CPU_WE/CPU_OE Setup Time
CPU_WE/CPU_OE Hold Time
CPU_TS_ALE Setup Time
CPU_TS_ALE Hold Time
CPU_SDACK1/CPU_SDACK2
Setup Time
CPU_SDACK1/CPU_SDACK2
Hold Time
CPU_TA Output Valid Delay
CPU_DREQ0/CPU_DREQ1
Output Valid Delay
CPU_IREQ0/CPU_IREQ1 Output
Valid Delay
CPU_DATA[31:0] Output Valid
Delay
CPU_CS to Output Data Valid
CPU_OE to Output Data Valid
CPU_CLK(falling) to CPU_TA
Valid
CPU Interface Timing
Load = 50 pF maximum
The maximum value of t
how to accommodate this during board design
Parameter
CTV
may cause setup violations if directly connected to the MPC8260. See Section 11.2 for details of
Table 22 - CPU Timing Specification
Symbol
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
CWV
t
CCH
CCR
CAH
CDS
CDH
CSH
CEH
CKH
CRV
CDV
ODV
CCL
CCF
CAS
CSS
CES
CTS
CTH
CKS
CTV
SDV
OTV
CC
Zarlink Semiconductor Inc.
ZL50130
Min.
3.2
3.3
6
6
4
2
4
2
4
2
5
2
4
2
2
2
2
2
2
2
47
15.152
Typ.
Max.
10.4
10.4
11.3
9.5
4
4
6
6
7
Units
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
Note 1,2
Note 1
Note 1
Note 1
Note 1
Data Sheet
Notes

Related parts for ZL50130PBGA