9UMS9610CKLF IDT [Integrated Device Technology], 9UMS9610CKLF Datasheet

no-image

9UMS9610CKLF

Manufacturer Part Number
9UMS9610CKLF
Description
PC MAIN CLOCK
Manufacturer
IDT [Integrated Device Technology]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
9UMS9610CKLFT
Manufacturer:
IDT
Quantity:
1 010
Part Number:
9UMS9610CKLFT
Manufacturer:
IDT
Quantity:
20 000
Company:
Part Number:
9UMS9610CKLFT
Quantity:
1 000
PC MAIN CLOCK
Recommended Application:
Poulsbo Based Ultra-Mobile PC (UMPC) - CK610
Output Features:
Pin Configuration
IDT
TM
3 - CPU low power differential push-pull pairss
3 - SRC low power differential push-pull pairs
1 - LCD100 SSCD low power differential push-pull pair
1 - DOT96 low power differential push-pull pair
1 - REF, 14.31818MHz, 3.3V SE output
/ICST
M
PC MAIN CLOCK
CLKPWRGD#/PD_3.3 2
TEST_MODE_1.5 10
CPU_STOP#_3.3 1
TEST_SEL_1.5 11
VDDCORE_1.5 8
VDDREF_3.3 5
REF_3.3_2x 6
FSC_L_1.5 9
SCLK_3.3 12
GNDREF 7
X2 3
X1 4
* indicates inputs with internal pull up of ~10Kohm to 1.5V
48 47 46 45 44 43 42 41 40 39 38 37
13 14 15 16 17 18 19 20 21 22 23 24
48-pin MLF, 6x6 mm, 0.4mm pitch
9UMS9610
1
Features/Benefits:
Supports Dothan ULV CPUs with 100 to 200 MHz
CPU outputs
Dedicated TEST/SEL and TEST/MODE pins saves
isolation resistors on pins
CPU STOP# input for power manangment
Fully integrated Vreg
Integrated series resistors on differential outputs
1.5V VDD IO, 1.5V VDD core, 3.3V VDD supply pin for
REF
36 *CR#2_1.5
35 SRCT2_LPR
34 SRCC2_LPR
33 GNDSRC
32 SRCT1_LPR
31 SRCC1_LPR
30 VDDIO_1.5
29 VDDCORE_1.5
28 *CR#1_1.5
27 SRCT0_LPR
26 SRCC0_LPR
25 GNDSRC
ICS9UMS9610
DATASHEET
1336—06/01/09

Related parts for 9UMS9610CKLF

9UMS9610CKLF Summary of contents

Page 1

PC MAIN CLOCK Recommended Application: Poulsbo Based Ultra-Mobile PC (UMPC) - CK610 Output Features: • CPU low power differential push-pull pairss • SRC low power differential push-pull pairs • LCD100 SSCD low power differential ...

Page 2

ICS9UMS9610 PC MAIN CLOCK Pin Description PIN # PIN NAME TYPE 1 CPU_STOP#_3.3 IN This active-low input stops all CPU clocks that are set to be stoppable. This level sensitive strobe determines when latch inputs are valid and are 2 ...

Page 3

ICS9UMS9610 PC MAIN CLOCK Pin Description (continued) PIN # PIN NAME TYPE 25 GNDSRC GND Ground pin for the SRC outputs Complementary clock of differential 0.8V push-pull SRC output with 26 SRCC0_LPR OUT integrated 33ohm series resistor. No 50ohm resistor ...

Page 4

ICS9UMS9610 PC MAIN CLOCK Funtional Block Diagram Power Groups Pin Number Description VDD GND 41, 46 Low power outputs 40, 45 CPUCLK 42 VDDCORE_1.5V 30 Low power outputs 25, 33 SRCCLK 29 VDDCORE_1.5V 22 Low power outputs 19 LCDCLK 23 ...

Page 5

ICS9UMS9610 PC MAIN CLOCK Absolute Maximum Ratings PARAMETER SYMBOL 3.3V Supply Voltage VDDxxx_3.3 1.5V Supply Voltage VDDxxx_1.5 3.3_Input High Voltage V 1.5_Input High Voltage V Minimum Input Voltage V Storage Temperature Ts Input ESD protection ESD prot Notes: 1 Guaranteed ...

Page 6

ICS9UMS9610 PC MAIN CLOCK AC Electrical Characteristics - Input/Common Parameters PARAMETER SYMBOL Clk Stabilization T STAB Tdrive_PD# T DRPD Tdrive_CPU T DRSRC Tfall_PD# T Trise_PD Electrical Characteristics - Low Power Differential Outputs PARAMETER SYMBOL Rising Edge Slew Rate ...

Page 7

ICS9UMS9610 PC MAIN CLOCK Electrical Characteristics - SMBus Interface PARAMETER SYMBOL SMBus Voltage V Low-level Output Voltage V OLSMB Current sinking at I PULLUP V = 0.4 V OLSMB SCLK/SDATA T Clock/Data Rise Time SCLK/SDATA T Clock/Data Fall Time Maximum ...

Page 8

ICS9UMS9610 PC MAIN CLOCK Table 1: CPU Frequency Select Table CPU SRC MHz MHz 0 0 133. 166.67 100. 100. 200. ...

Page 9

ICS9UMS9610 PC MAIN CLOCK 2 General I C serial interface information for the ICS9UMS9610 How to Write: • Controller (host) sends a start bit. • Controller (host) sends the write address D2 • ICS clock will acknowledge • Controller (host) ...

Page 10

ICS9UMS9610 PC MAIN CLOCK Byte 0 PLL & Divider Enable Register Bit(s) Pin # Name 7 - PLL1 Enable 6 - PLL2 Enable 5 - PLL3 Enable 4 - CPU Divider 3 - Enable SRC Output 2 - Divider Enable ...

Page 11

ICS9UMS9610 PC MAIN CLOCK Byte 2 Output Enable Register Bit(s) Pin # Name 7 CPU0 Enable 6 CPU1 Enable 5 CPU2 Enable 4 SRC0 Enable 3 SRC1 Enable 2 SRC2 Enable 1 DOT Enable 0 LCD100 Enable Byte 3 Output ...

Page 12

ICS9UMS9610 PC MAIN CLOCK Byte 4 CPU PLL M/N Register Bit(s) Pin # Name CPU N Div8 Bit 7 CPU N Div9 Bit 6 CPU M Div5 Bit 5 CPU M Div4 Bit 4 CPU M Div3 Bit 3 CPU ...

Page 13

ICS9UMS9610 PC MAIN CLOCK Byte 8 LCD100 PLL M/N Register Bit(s) Pin # Name LCD100 N Div8 Bit 7 LCD100 N Div9 Bit 6 Bit 5 LCD100 M Div5 Bit 4 LCD100 M Div4 Bit 3 LCD100 M Div3 Bit ...

Page 14

ICS9UMS9610 PC MAIN CLOCK Byte 12 Device ID Register Bit(s) Pin # Name 7 DEV_ID3 6 DEV_ID2 5 DEV_ID1 4 DEV_ID0 3 Reserved 2 Reserved 1 Reserved 0 Reserved Byte 13 Reserved Register Bit(s) Pin # Name Reserved Bit 7 ...

Page 15

ICS9UMS9610 PC MAIN CLOCK Byte 16 M/N Enable Register Bit(s) Pin # Name MN Enable Bit 7 Reserved Bit 6 Reserved Bit 5 Reserved Bit 4 Reserved Bit 3 Reserved Bit 2 Reserved Bit 1 Reserved Bit 0 Byte 17 ...

Page 16

ICS9UMS9610 PC MAIN CLOCK Byte 20 LCD100 PLL Spread Spectrum Index Register Bit(s) Pin # Name Bit 7 LCDSSP15 Bit 6 LCDSSP14 Bit 5 LCDSSP13 Bit 4 LCDSSP12 Bit 3 LCDSSP11 Bit 2 LCDSSP10 Bit 1 LCDSSP9 Bit 0 LCDSSP8 ...

Page 17

ICS9UMS9610 PC MAIN CLOCK Test Clarification Table Comments Power-up w/ TEST_SEL = 1 to enter test mode Cycle power to disable test mode TEST_MODE -->low Vth input TEST_MODE is a real time input TM M IDT /ICST PC MAIN CLOCK ...

Page 18

ICS9UMS9610 PC MAIN CLOCK MLF Top Mark Information (9UMS9610) Line 1. Company name Line 2. Part Number Line 3. YYWW = Date Code Line 3. Country of Origin Line 4. ####### = Lot Number TM M IDT /ICST PC MAIN ...

Page 19

... BASIC Ordering Information Order Num ber Ma rking 9UMS9610CKLF see page 18 9UMS9610CKLFT Par ts that ar e orde ith a "LF" s uffix to the part num be r are the Pb- configuration and ar e RoHS com pliant IDT /ICST PC MAIN CLOCK Seating Plane ...

Page 20

ICS9UMS9610 PC MAIN CLOCK Revision History Rev. Issue Date Description 0.1 04/25/07 Initial Release 0.15 05/03/07 Corrected CLKPWRGD#/PD polarity 0.2 5/18/2007 Updated Test Clarification Table with the correct voltage levels. 0.3 8/31/2007 Updated Input Pin names to indicate maximum Input ...

Related keywords