DM9000BEP DAVICOM [Davicom Semiconductor, Inc.], DM9000BEP Datasheet - Page 14

no-image

DM9000BEP

Manufacturer Part Number
DM9000BEP
Description
Ethernet Controller With General Processor Interface
Manufacturer
DAVICOM [Davicom Semiconductor, Inc.]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DM9000BEP
Manufacturer:
VISHAY
Quantity:
1 822
Part Number:
DM9000BEP
Manufacturer:
DAVICOM
Quantity:
20 000
Key to Default
In the register description that follows, the default column
takes the form:
<Reset Value>, <Access Type>
Where:
<Reset Value>:
P = power on reset default value
S = software reset default value
E = default value from EEPROM
*If Register 1FH bit 0 is updated from ‘1’ to ‘0’, the all Registers can not be accessed within 1ms.
6.1 Network Control Register (00H)
Final
Version: DM9000B-13-DS-F02
June 4, 2009
1
0
X
MRCMDX1
MWCMDX
2:1
MRCMDX
Bit
MWCMD
MRCMD
7
6
5
4
3
0
RSCCR
MWRH
TXPLH
MWRL
MRRH
TXPLL
MRRL
IMR
ISR
RESERVED
RESERVED
WAKEEN
Name
FCOL
Bit set to logic one
Bit set to logic zero
No default value
FDX
RST
LBK
Resume System Clock Control Register
Memory Data Pre-Fetch Read Command Without Address
Increment Register
Memory Data Read Command With Address Increment
Register
Memory Data Read Command With Address Increment
Register
Memory Data Read_ address Register Low Byte
Memory Data Read_ address Register High Byte
Memory Data Write Command Without Address Increment
Register
Memory Data Write Command With Address Increment
Register
Memory Data Write_ address Register Low Byte
Memory Data Write _ address Register High Byte
TX Packet Length Low Byte Register
TX Packet Length High Byte Register
Interrupt Status Register
Interrupt Mask Register
PS0,RW
PS0,RO
Default
P0,RW
P0,RW
P0,RW
PS00,
0,RO
RW
Reserved
When set, it enables the wakeup function. Clearing this bit will also clears all
wakeup event status
This bit will not be affected after a software reset
Reserved
Force Collision Mode, used for testing
Full-Duplex Mode of the internal PHY.
Loop-back Mode
Bit
Software reset and auto clear after 10us
0
0
1
1
2 1
0
1
0
1
Normal
MAC Internal Loop-back
(Reserved)
Internal PHY 100M mode digital Loop-back
Ethernet Controller with General Processor Interface
T = default value from strap pin
<Access Type>:
RO = Read only
RW = Read/Write
R/C = Read and Clear
RW/C1=Read/Write and Cleared by write 1
WO = Write only
Reserved bits are shaded and should be written with 0.
Reserved bits are undefined on read access.
Description
51H
F0H
F1H
F2H
F4H
F5H
F6H
F8H
FAH
FBH
FCH
FDH
FEH
FFH
DM9000B
XXH
XXH
XXH
XXH
00H
00H
XXH
XXH
00H
00H
XXH
XXH
00H
00H
14

Related parts for DM9000BEP