DM9010BI DAVICOM [Davicom Semiconductor, Inc.], DM9010BI Datasheet - Page 9

no-image

DM9010BI

Manufacturer Part Number
DM9010BI
Description
Industrial-temperature 10/100 Mbps Single Chip Ethernet Controller With General Processor Interface
Manufacturer
DAVICOM [Davicom Semiconductor, Inc.]
Datasheet
5. PIN DESCRIPTION
I= Input, O=Output, I/O= Input/Output, O/D= Open Drain, P= Power,
LI= reset Latch Input, #= asserted low, PD=internal pull-low about 60K ohm, PU=internal pull-high
5.1 MII Interface
5.2 Processor Interface
Preliminary
Version: DM9010BI--DS-P01
January 12, 2010
41,40,39,
53,52,51,
Pin No.
37
38
43
44
45
46
47
49
50
54
56
57
1
2
3
4
Pin Name
RXD [3:0]
TXD [3:0]
RX_CLK
TX_CLK
IOWAIT
TX_ EN
RX_DV
RX_ER
LINK_I
MDIO
IOW#
IOR#
MDC
CRS
COL
AEN
I/O,PD External MII Carrier Sense
I/O,PD External MII Collision Detect. This pin is output in reverse MII interface.
I/O,PD External MII Transmit Clock. This pin in output in MII interfaces.
I/O,PD MII Serial Management Data
O,PD
O,PD
O,PD
O,PD
I,PD
I,PD
I,PD
I,PD
I,PD
I,PD
I,PD
I,PD
I/O
Industrial-temperature Single Chip Ethernet Controller with General Processor Interface
External MII device link status
External MII Receive Data
4-bit nibble data input (synchronous to RXCLK) when in 10/100 Mbps. MII mode
Active high to indicate the pressure of carrier, due to receive or transmit activities
in 10 Base-T or 100 Base-TX modes. This pin is output in reverse MII interface.
External MII Receive Data Valid
External MII Receive Error
External MII Receive Clock
External MII Transmit Data
4-bit nibble data outputs (synchronous to the TX_CLK) when in 10/100Mbps
nibble mode
TXD [2:0] is also used as the strap pins of IO base address.
IO base = (strap pin value of TXD [2:0]) * 10H + 300H
External MII Transmit Enable
MII Serial Management Data Clock
This pin is also used as the strap pin of the polarity of the INT pin
When the MDC pin is pulled high, the INT pin is low active; otherwise the INT pin
is high active
Processor Read Command
This pin is low active at default; its polarity can be modified by EEPROM setting.
See the EEPROM content description for detail
Processor Write Command
This pin is low active at default; its polarity can be modified by EEPROM setting.
See the EEPROM content description for detail
Address Enable
A low active signal used to select the DM9010BI.
Processor Command Ready
When a command is issued before last command is completed, the IOWAIT will
be pulled low to indicate the current command is waited
The polarity and output type can be updated by EEPROM. The default is
Open-Drain output and low active.
Description
DM9010BI
9

Related parts for DM9010BI