S9S12P96J0VFTR Freescale Semiconductor, S9S12P96J0VFTR Datasheet - Page 238

no-image

S9S12P96J0VFTR

Manufacturer Part Number
S9S12P96J0VFTR
Description
16-bit Microcontrollers - MCU 16 BIT 96K FLASH
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of S9S12P96J0VFTR

Rohs
yes
Core
S12
Processor Series
MC9S12P
Data Bus Width
16 bit
Maximum Clock Frequency
16 MHz
Program Memory Size
96 KB
Data Ram Size
6 KB
On-chip Adc
Yes
Operating Supply Voltage
3.15 V to 5.5 V
Operating Temperature Range
- 40 C to + 105 C
S12 Clock, Reset and Power Management Unit (S12CPMU)
Several examples of PLL divider settings are shown in
optimum stability and shortest lock time:
The phase detector inside the PLL compares the feedback clock (FBCLK = VCOCLK/(SYNDIV+1)) with
the reference clock (REFCLK = IRC1M or OSCCLK/REFDIV+1)). Correction pulses are generated based
on the phase difference between the two signals. The loop filter alters the DC voltage on the internal filter
capacitor, based on the width and direction of the correction pulse, which leads to a higher or lower VCO
frequency.
The user must select the range of the REFCLK frequency (REFFRQ[1:0] bits) and the range of the
VCOCLK frequency (VCOFRQ[1:0] bits) to ensure that the correct PLL loop bandwidth is set.
The lock detector compares the frequencies of the FBCLK and the REFCLK. Therefore the speed of the
lock detector is directly proportional to the reference clock frequency. The circuit determines the lock
condition based on this comparison.
If PLL LOCK interrupt requests are enabled, the software can wait for an interrupt request and for instance
check the LOCK bit. If interrupt requests are disabled, software can poll the LOCK bit continuously
(during PLL start-up) or at periodic intervals. In either case, only when the LOCK bit is set, the VCOCLK
will have stabilized to the programmed frequency.
238
4MHz
f
off
off
off
osc
Use lowest possible f
Use highest possible REFCLK frequency f
The LOCK bit is a read-only indicator of the locked state of the PLL.
The LOCK bit is set when the VCO frequency is within the tolerance ∆
the VCO frequency is out of the tolerance ∆
Interrupt requests can occur if enabled (LOCKIE = 1) when the lock condition changes, toggling
the LOCK bit.
REFDIV[3:0]
$00
$00
$00
$00
1MHz
1MHz
1MHz
4MHz
f
REF
REFFRQ[1:0] SYNDIV[5:0]
VCO
Table 7-23. Examples of PLL Divider Settings
00
00
00
01
/ f
S12P-Family Reference Manual, Rev. 1.13
REF
ratio (SYNDIV value).
$1F
$1F
$0F
$03
REF
unl
64MHz
64MHz
32MHz
32MHz
.
.
f
Table
VCO
7-23. The following rules help to achieve
VCOFRQ[1:0] POSTDIV[4:0]
01
01
00
01
Lock
$03
$00
$00
$00
and is cleared when
Freescale Semiconductor
16MHz
64MHz
32MHz
32MHz
f
PLL
32MHz
16MHz
16MHz
8MHz
f
bus

Related parts for S9S12P96J0VFTR