SC16IS762IPW-F NXP Semiconductors, SC16IS762IPW-F Datasheet - Page 29

no-image

SC16IS762IPW-F

Manufacturer Part Number
SC16IS762IPW-F
Description
UART Interface IC I2C/SPI-UARTBRIDGE W/IRDA AND GPIO
Manufacturer
NXP Semiconductors
Type
RS-232 or RS-485 or IrDAr
Datasheet

Specifications of SC16IS762IPW-F

Product Category
UART Interface IC
Rohs
yes
Number Of Channels
2
Data Rate
5 Mbps
Supply Voltage - Max
3.6 V
Supply Voltage - Min
2.3 V
Supply Current
6 mA
Maximum Operating Temperature
+ 95 C
Minimum Operating Temperature
- 40 C
Package / Case
TSSOP-28
Mounting Style
SMD/SMT
Operating Supply Voltage
2.5 V, 3.3 V
Factory Pack Quantity
2500
Part # Aliases
SC16IS762IPW,128
NXP Semiconductors
SC16IS752_SC16IS762
Product data sheet
8.12 Trigger Level Register (TLR)
8.11 Transmission Control Register (TCR)
This 8-bit register is used to store the RX FIFO threshold levels to stop/start transmission
during hardware/software flow control.
settings. If TCR bits are cleared, then selectable trigger levels in FCR are used in place of
TCR.
Table 22.
TCR trigger levels are available from 0 bytes to 60 characters with a granularity of four.
Remark: TCR can only be written to when EFR[4] = logic 1 and MCR[2] = logic 1. The
programmer must program the TCR such that TCR[3:0] > TCR[7:4]. There is no built-in
hardware check to make sure this condition is met. Also, the TCR must be programmed
with this condition before Auto-RTS or software flow control is enabled to avoid spurious
operation of the device.
This 8-bit register is used to store the transmit and received FIFO trigger levels used for
interrupt generation. Trigger levels from 4 to 60 can be programmed with a granularity
of four.
Table 23.
Remark: TLR can only be written to when EFR[4] = logic 1 and MCR[2] = logic 1. If
TLR[3:0] or TLR[7:4] are logical 0, the selectable trigger levels via the FIFO Control
Register (FCR) are used for the transmit and receive FIFO trigger levels. Trigger levels
from 4 characters to 60 characters are available with a granularity of four. The TLR should
be programmed for
When the trigger level setting in TLR is zero, the SC16IS752/SC16IS762 uses the trigger
level setting defined in FCR. If TLR has non-zero trigger level value, the trigger level
defined in FCR is discarded. This applies to both transmit FIFO and receive FIFO trigger
level setting.
When TLR is used for RX trigger level control, FCR[7:6] should be left at the default state
‘00’.
Bit
7:4
3:0
Bit
7:4
3:0
Table 23
Symbol
TCR[7:4]
TCR[3:0]
Symbol
TLR[7:4]
TLR[3:0]
Transmission Control Register bits description
Trigger Level Register bits description
All information provided in this document is subject to legal disclaimers.
shows Trigger Level Register bit settings.
N
4
, where N is the desired trigger level.
Dual UART with I
Rev. 9 — 22 March 2012
RX FIFO trigger levels (4 to 60), number of characters available
Description
RX FIFO trigger level to resume
RX FIFO trigger level to halt transmission
Description
TX FIFO trigger levels (4 to 60), number of spaces available
Table 22
SC16IS752; SC16IS762
2
C-bus/SPI interface, 64-byte FIFOs, IrDA SIR
shows Transmission Control Register bit
© NXP B.V. 2012. All rights reserved.
29 of 60

Related parts for SC16IS762IPW-F