C8051F047R Silicon Labs, C8051F047R Datasheet - Page 37

no-image

C8051F047R

Manufacturer Part Number
C8051F047R
Description
8-bit Microcontrollers - MCU 25 MIPS 32KB 10ADC
Manufacturer
Silicon Labs
Datasheet

Specifications of C8051F047R

Product Category
8-bit Microcontrollers - MCU
Core
8051
Data Bus Width
8 bit
Maximum Clock Frequency
25 MHz
Program Memory Size
32 KB
Data Ram Size
4.25 KB
On-chip Adc
Yes
Operating Supply Voltage
2.7 V to 3.6 V
Package / Case
TQFP-64
Mounting Style
SMD/SMT
A/d Bit Size
10 bit
A/d Channels Available
13
Data Rom Size
64 KB
Interface Type
CAN, SMBus, SPI, UART
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Number Of Programmable I/os
32
Number Of Timers
16 bit
Processor Series
C8051
Program Memory Type
Flash
Factory Pack Quantity
500
Supply Voltage - Max
3.6 V
Supply Voltage - Min
2.7 V
4.
MONEN
VREFA
VREF0
VREF2
AIN0.0
DGND
AGND
XTAL1
XTAL2
Name
VREF
VREF
/RST
TMS
TDO
TCK
V
AV+
TDI
Pinout and Package Definitions
DD
F040/2/4/6 F041/3/5/7
37, 64, 90
38, 63, 89
8, 11, 14
9, 10, 13
26
27
28
12
16
17
15
18
Pin Numbers
1
2
3
4
5
24, 41, 57
25, 40, 56
3, 6
4, 5
58
59
60
61
62
17
18
19
7
8
9
Table 4.1. Pin Definitions
D Out JTAG Test Data Output with internal pullup. Data is
A Out Crystal Output. This pin is the excitation driver for a crystal
Type Description
D I/O Device Reset. Open-drain output of internal V
A I/O Bandgap Voltage Reference Output (all devices).
D In
D In
D In
A In
D In
A In
A In
A In
A In
A In
Digital Supply Voltage. Must be tied to +2.7 to +3.6 V.
Digital Ground. Must be tied to Ground.
Analog Supply Voltage. Must be tied to +2.7 to +3.6 V.
Analog Ground. Must be tied to Ground.
JTAG Test Mode Select with internal pullup.
JTAG Test Clock with internal pullup.
JTAG Test Data Input with internal pullup. TDI is latched
on the rising edge of TCK.
shifted out on TDO on the falling edge of TCK. TDO out-
put is a tri-state driver.
Is driven low when V
external source can initiate a system reset by driving this
pin low.
Crystal Input. This pin is the return for the internal oscilla-
tor circuit for a crystal or ceramic resonator. For a preci-
sion internal clock, connect a crystal or ceramic resonator
from XTAL1 to XTAL2. If overdriven by an external CMOS
clock, this becomes the system clock.
or ceramic resonator.
V
internal V
V
disabled.
In most applications, MONEN should be connected
directly to V
DAC Voltage Reference Input (C8051F041/3 only).
ADC0 (C8051F041/3/5/7) and ADC2 (C8051F041/3 only) 
Voltage Reference Input.
ADC0 Voltage Reference Input.
ADC2 Voltage Reference Input (C8051F040/2 only).
DAC Voltage Reference Input (C8051F040/2 only).
ADC0 Input Channel 0 (See ADC0 Specification for com-
plete description).
Rev. 1.5
DD
DD
Monitor Enable. When tied high, this pin enables the
is < 2.7 V. When tied low, the internal V
C8051F040/1/2/3/4/5/6/7
DD
monitor, which forces a system reset when
DD
.
DD
is < 2.7 V and MONEN is high. An
DD
DD
monitor is
monitor.
37

Related parts for C8051F047R