AT45DB081D-SU Atmel, AT45DB081D-SU Datasheet - Page 5

IC FLASH 8MBIT 66MHZ 8SOIC

AT45DB081D-SU

Manufacturer Part Number
AT45DB081D-SU
Description
IC FLASH 8MBIT 66MHZ 8SOIC
Manufacturer
Atmel
Datasheets

Specifications of AT45DB081D-SU

Format - Memory
FLASH
Memory Type
DataFLASH
Memory Size
8M (4096 pages x 264 bytes)
Speed
66MHz
Interface
SPI, RapidS
Voltage - Supply
2.7 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Package / Case
8-SOIC (5.3mm Width), 8-SOP, 8-SOEIAJ
Architecture
Sectored
Interface Type
SPI
Supply Voltage (max)
3.6 V
Supply Voltage (min)
2.7 V
Maximum Operating Current
15 mA
Mounting Style
SMD/SMT
Organization
64 KB x 16
Memory Configuration
4096 Pages X 264 Bytes
Clock Frequency
50MHz
Supply Voltage Range
2.5V To 3.6V, 2.7V To 3.6V
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT45DB081D-SU
Manufacturer:
ATMEL
Quantity:
750
Part Number:
AT45DB081D-SU
Manufacturer:
ATMEL
Quantity:
8
Part Number:
AT45DB081D-SU
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
Company:
Part Number:
AT45DB081D-SU
Quantity:
157
Company:
Part Number:
AT45DB081D-SU
Quantity:
1 100
Part Number:
AT45DB081D-SU-2.5
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
5. Device Operation
6. Read Commands
6.1
3596M–DFLASH–5/10
Continuous Array Read (Legacy Command: E8H): Up to 66MHz
The device operation is controlled by instructions from the host processor. The list of instructions
and their associated opcodes are contained in
page
opcode and the desired buffer or main memory address location. While the CS pin is low, tog-
gling the SCK pin controls the loading of the opcode and the desired buffer or main memory
address location through the SI (serial input) pin. All instructions, addresses, and data are trans-
ferred with the most significant bit (MSB) first.
Buffer addressing for the Atmel
datasheet using the terminology BFA8 - BFA0 to denote the nine address bits required to desig-
nate a byte address within a buffer. Main memory addressing is referenced using the
terminology PA11 - PA0 and BA8 - BA0, where PA11 - PA0 denotes the 12 address bits
required to designate a page address and BA8 - BA0 denotes the nine address bits required to
designate a byte address within the page.
For “Power of 2” binary page size (256-bytes) the Buffer addressing is referenced in the data-
sheet using the conventional terminology BFA7 - BFA0 to denote the eight address bits required
to designate a byte address within a buffer. Main memory addressing is referenced using the
terminology A19 - A0, where A19 - A8 denotes the 12 address bits required to designate a page
address and A7 - A0 denotes the eight address bits required to designate a byte address within
a page.
By specifying the appropriate opcode, data can be read from the main memory or from either
one of the two SRAM data buffers. The DataFlash supports Atmel RapidS
and Mode 3. Please refer to the “Detailed Bit-level Read Timing” diagrams in this datasheet for
details on the clock cycle sequences for each mode.
By supplying an initial starting address for the main memory array, the Continuous Array Read
command can be utilized to sequentially read a continuous stream of data from the device by
simply providing a clock signal; no additional addressing information or control signals need to
be provided. The DataFlash incorporates an internal address counter that will automatically
increment on every clock cycle, allowing one continuous read operation without the need of
additional address sequences. To perform a continuous read from the DataFlash standard page
size (264-bytes), an opcode of E8H must be clocked into the device followed by three address
bytes (which comprise the 24-bit page and byte address sequence) and four don’t care bytes.
The first 12 bits (PA11 - PA0) of the 21-bit address sequence specify which page of the main
memory array to read, and the last nine bits (BA8 - BA0) of the 21-bit address sequence specify
the starting byte address within the page. To perform a continuous read from the binary page
size (256-bytes), the opcode (E8H) must be clocked into the device followed by three address
bytes and four don’t care bytes. The first 12 bits (A19 - A8) of the 20-bits sequence specify which
page of the main memory array to read, and the last eight bits (A7 - A0) of the 20-bits address
sequence specify the starting byte address within the page. The don’t care bytes that follow the
address bytes are needed to initialize the read operation. Following the don’t care bytes, addi-
tional clock pulses on the SCK pin will result in data being output on the SO (serial output) pin.
The CS pin must remain low during the loading of the opcode, the address bytes, the don’t care
bytes, and the reading of data. When the end of a page in main memory is reached during a
30. A valid instruction starts with the falling edge of CS followed by the appropriate 8-bit
®
DataFlash
®
standard page size (264-bytes) is referenced in the
Table 15-1 on page 27
Atmel AT45DB081D
through
protocols for Mode 0
Table 15-7 on
5

Related parts for AT45DB081D-SU