SX28AC/SS Parallax Inc, SX28AC/SS Datasheet - Page 19

no-image

SX28AC/SS

Manufacturer Part Number
SX28AC/SS
Description
IC MCU 2K FLASH 50MHZ 28SSOP
Manufacturer
Parallax Inc
Series
SXr
Datasheet

Specifications of SX28AC/SS

Core Processor
RISC
Core Size
8-Bit
Speed
75MHz
Peripherals
Brown-out Detect/Reset, POR, WDT
Number Of I /o
20
Program Memory Size
3KB (2K x 12)
Program Memory Type
FLASH
Ram Size
136 x 8
Voltage - Supply (vcc/vdd)
3 V ~ 5.5 V
Oscillator Type
Internal
Operating Temperature
0°C ~ 70°C
Package / Case
28-SSOP
Product
Microcontroller Basic Stamps
Flash
2 KBytes
Timers
8 bit
Operating Supply Voltage
3 to 5.5 V
Eeprom Size
-
Data Converters
-
Connectivity
-
Lead Free Status / Rohs Status
No RoHS Version Available

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SX28AC/SS
Manufacturer:
BROADCOM
Quantity:
419
Part Number:
SX28AC/SS
Manufacturer:
SCENIX
Quantity:
20 000
Part Number:
SX28AC/SS-G
Manufacturer:
UBKOM
Quantity:
5 510
Part Number:
SX28AC/SS-G
Manufacturer:
SCENIX
Quantity:
20 000
Parallax SX20AC/SX28AC
7.0
The power down mode is entered by executing the
SLEEP instruction.
In power down mode, only the Watchdog Timer (WDT)
is active. If the Watchdog Timer is enabled, upon
execution of the SLEEP instruction, the Watchdog Timer
is cleared, the TO (time out) bit is set in the STATUS
register, and the PD (power down) bit is cleared in the
STATUS register.
There are three different ways to exit from the power
down mode: a timer overflow signal from the Watchdog
Timer (WDT), a valid transition on any of the Multi-Input
Wakeup pins (Port B pins), or through an external reset
input on the MCLR pin. To achieve the lowest possible
power consumption, the Watchdog Timer should be
disabled and the device should exit the power down mode
through the Multi-Input Wakeup (MIWU) pins or an
external reset.
7.1.
Multi-Input Wakeup is one way of causing the device to
exit the power down mode. Port B is used to support this
feature.
© Parallax Inc.
POWER DOWN MODE
Multi-Input Wakeup
Figure 7-1: Multi-Input Wakeup Block Diagram
Page 19 of 51
The WKEN_B register (Wakeup Enable Regis ter) allows
any Port B pin or combination of pins to cause the
wakeup. Clearing a bit in the WKEN_B register enables
the wakeup on the corresponding Port B pin. If multi-
input wakeup is selected to cause a wakeup, the trigger
condition on the selected pin can be either rising edge
(low to high) or falling edge (high to low). The WKED_B
register (Wakeup Edge Select) selects the desired
transition edge. Setting a bit in the WKED_B register
selects the falling edge on the corresponding Port B.
Clearing the bit selects the rising edge. The WKEN_B
and WKED_B registers are set to FFh upon reset.
Once a valid transition occurs on the selected pin, the
WKPND_B register (Wakeup Pending Register) latches
the transition in the corresponding bit position. A logic ‘1’
indicates the occurrence of the selected trigger edge on
the corresponding Port B pin.
Upon exiting the power down mode, the Multi-Input
Wakeup logic causes program counter to branch to the
maximum program memory address (same as reset).
Figure 7-1 shows the Multi-Input Wakeup block diagram.
Rev 1.6 11/20/2006
www.parallax.com

Related parts for SX28AC/SS