EP3C25F256C7N Altera, EP3C25F256C7N Datasheet - Page 136

IC CYCLONE III FPGA 256-FBGA

EP3C25F256C7N

Manufacturer Part Number
EP3C25F256C7N
Description
IC CYCLONE III FPGA 256-FBGA
Manufacturer
Altera
Series
Cyclone® IIIr

Specifications of EP3C25F256C7N

Number Of Logic Elements/cells
24624
Number Of Labs/clbs
1539
Total Ram Bits
608256
Number Of I /o
156
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
256-FBGA
Family Name
Cyclone III
Number Of Logic Blocks/elements
24624
# I/os (max)
156
Frequency (max)
437.5MHz
Process Technology
65nm
Operating Supply Voltage (typ)
1.2V
Logic Cells
24624
Ram Bits
608256
Operating Supply Voltage (min)
1.15V
Operating Supply Voltage (max)
1.25V
Operating Temp Range
0C to 85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
256
Package Type
FBGA
For Use With
544-2370 - KIT STARTER CYCLONE III EP3C25
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Compliant
Other names
Q4433068

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP3C25F256C7N
Manufacturer:
ALTERA44
Quantity:
633
Part Number:
EP3C25F256C7N
Manufacturer:
ALTERA
Quantity:
3 513
Part Number:
EP3C25F256C7N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP3C25F256C7N
Manufacturer:
ALTERA
0
Part Number:
EP3C25F256C7N
Manufacturer:
ALTERA
Quantity:
200
Part Number:
EP3C25F256C7N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP3C25F256C7NALTERA
Manufacturer:
ALTERA
0
Part Number:
EP3C25F256C7NG
Manufacturer:
ALTERA
0
Part Number:
EP3C25F256C7NG
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
7–12
Figure 7–7. RSDS Interface with Single Resistor Network on the Top and Bottom I/O Banks
Note to
(1)
LVPECL I/O Support in the Cyclone III Device Family
Figure 7–8. LVPECL AC-Coupled Termination
Cyclone III Device Handbook, Volume 1
R
P
Figure
= 100
Ω
7–7:
f
Cyclone III Device Family
RSDS Transmitter
Figure 7–7
bottom I/O banks.
The LVPECL I/O standard is a differential interface standard that requires a 2.5-V
V
telecommunications, data communications, and clock distribution. The Cyclone III
device family supports the LVPECL input standard at the dedicated clock input pins
only. The LVPECL receiver requires an external 100-Ω termination resistor between
the two signals at the input buffer.
For more information about the LVPECL I/O standard electrical specification, refer to
the
AC coupling is required when the LVPECL common mode voltage of the output
buffer is higher than the Cyclone III device family LVPECL input common mode
voltage.
Figure 7–8
receiver are external to the device. DC-coupled LVPECL is supported if the LVPECL
output common mode voltage is in the Cyclone III device family LVPECL input buffer
specification
CCIO.
Emulated
Cyclone III Device Data Sheet
Transmitter
LVPECL
This standard is used in applications involving video graphics,
shows the RSDS interface with a single resistor network on the top and
shows the AC-coupled termination scheme. The 50-Ω resistors used at the
(Figure
Single Resistor Network
0.1 µF
0.1 µF
7–9).
R
P
Chapter 7: High-Speed Differential Interfaces in the Cyclone III Device Family
Z 0 = 50
Z 0 = 50
and
Cyclone III LS Device Data Sheet
V ICM
50 Ω
50 Ω
50
50
100 Ω
Cyclone III Device Family
LVPECL Receiver
RSDS Receiver
© December 2009 Altera Corporation
High-Speed I/O Standards Support
chapters.

Related parts for EP3C25F256C7N