MPC8572ECVTAULD Freescale Semiconductor, MPC8572ECVTAULD Datasheet - Page 35

no-image

MPC8572ECVTAULD

Manufacturer Part Number
MPC8572ECVTAULD
Description
MPU POWERQUICC III 1023-PBGA
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MPC8572ECVTAULD

Processor Type
MPC85xx PowerQUICC III 32-Bit
Speed
1.333GHz
Voltage
1.1V
Mounting Type
Surface Mount
Package / Case
1023-FCPBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8572ECVTAULD
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
At recommended operating conditions with LV
Figure 12
8.2.3.2
Table 30
Figure 13
Freescale Semiconductor
RX_CLK clock period 10 Mbps
RX_CLK clock period 100 Mbps
RX_CLK duty cycle
RXD[3:0], RX_DV, RX_ER setup time to RX_CLK
RXD[3:0], RX_DV, RX_ER hold time to RX_CLK
RX_CLK clock rise (20%-80%)
RX_CLK clock fall time (80%-20%)
Notes:
1. The symbols used for timing specifications herein follow the pattern of t
2. Guaranteed by design.
for inputs and t
timing (MR) with respect to the time data input signals (D) reach the valid state (V) relative to the t
going to the high (H) state or setup time. Also, t
signals (D) went invalid (X) relative to the t
the clock reference symbol representation is based on three letters representing the clock of a particular functional. For
example, the subscript of t
with the appropriate letter: R (rise) or F (fall).
provides the MII receive AC timing specifications.
provides the AC test load for eTSEC.
shows the MII transmit AC timing diagram.
Parameter/Condition
MII Receive AC Timing Specifications
(first two letters of functional block)(reference)(state)(signal)(state)
TXD[3:0]
TX_CLK
MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 5
TX_EN
TX_ER
Output
MRX
represents the MII (M) receive (RX) clock. For rise and fall times, the latter convention is used
Table 30. MII Receive AC Timing Specifications
Figure 12. MII Transmit AC Timing Diagram
t
MTXH
DD
/TV
MRX
Figure 13. eTSEC AC Test Load
DD
t
MTX
clock reference (K) going to the low (L) state or hold time. Note that, in general,
Z
of 2.5/ 3.3 V ± 5%.
MRDXKL
0
= 50 Ω
t
Symbol
MRXH
t
t
MRDXKH
MRDVKH
t
t
MRXR
t
MRXF
MRX
t
MRX
symbolizes MII receive timing (GR) with respect to the time data input
/t
MRX
2
2
2
1
t
MTKHDX
t
MTXF
for outputs. For example, t
(first two letters of functional block)(signal)(state) (reference)(state)
10.0
10.0
Min
1.0
1.0
35
R
Ethernet: Enhanced Three-Speed Ethernet (eTSEC)
t
L
MTXR
= 50 Ω
Typ
400
40
LV
DD
MRDVKH
/2
MRX
Max
symbolizes MII receive
4.0
4.0
65
clock reference (K)
Unit
ns
ns
ns
ns
ns
ns
%
35

Related parts for MPC8572ECVTAULD